1 // SPDX-License-Identifier: GPL-2.0-only
3 * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com/
5 * Based on "omap4.dtsi"
8 #include <dt-bindings/bus/ti-sysc.h>
9 #include <dt-bindings/clock/dra7.h>
10 #include <dt-bindings/interrupt-controller/arm-gic.h>
11 #include <dt-bindings/pinctrl/dra.h>
12 #include <dt-bindings/clock/dra7.h>
14 #define MAX_SOURCES 400
20 compatible = "ti,dra7xx";
21 interrupt-parent = <&crossbar_mpu>;
40 ethernet0 = &cpsw_port1;
41 ethernet1 = &cpsw_port2;
48 compatible = "arm,armv7-timer";
49 status = "disabled"; /* See ARM architected timer wrap erratum i940 */
50 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
51 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
52 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
53 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
54 interrupt-parent = <&gic>;
57 gic: interrupt-controller@48211000 {
58 compatible = "arm,cortex-a15-gic";
60 #interrupt-cells = <3>;
61 reg = <0x0 0x48211000 0x0 0x1000>,
62 <0x0 0x48212000 0x0 0x2000>,
63 <0x0 0x48214000 0x0 0x2000>,
64 <0x0 0x48216000 0x0 0x2000>;
65 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
66 interrupt-parent = <&gic>;
69 wakeupgen: interrupt-controller@48281000 {
70 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
72 #interrupt-cells = <3>;
73 reg = <0x0 0x48281000 0x0 0x1000>;
74 interrupt-parent = <&gic>;
83 compatible = "arm,cortex-a15";
86 operating-points-v2 = <&cpu0_opp_table>;
88 clocks = <&dpll_mpu_ck>;
91 clock-latency = <300000>; /* From omap-cpufreq driver */
94 #cooling-cells = <2>; /* min followed by max */
96 vbb-supply = <&abb_mpu>;
100 cpu0_opp_table: opp-table {
101 compatible = "operating-points-v2-ti-cpu";
102 syscon = <&scm_wkup>;
105 opp-hz = /bits/ 64 <1000000000>;
106 opp-microvolt = <1060000 850000 1150000>,
107 <1060000 850000 1150000>;
108 opp-supported-hw = <0xFF 0x01>;
113 opp-hz = /bits/ 64 <1176000000>;
114 opp-microvolt = <1160000 885000 1160000>,
115 <1160000 885000 1160000>;
117 opp-supported-hw = <0xFF 0x02>;
120 opp_high@1500000000 {
121 opp-hz = /bits/ 64 <1500000000>;
122 opp-microvolt = <1210000 950000 1250000>,
123 <1210000 950000 1250000>;
124 opp-supported-hw = <0xFF 0x04>;
129 * XXX: Use a flat representation of the SOC interconnect.
130 * The real OMAP interconnect network is quite complex.
131 * Since it will not bring real advantage to represent that in DT for
132 * the moment, just use a fake OCP bus entry to represent the whole bus
136 compatible = "simple-pm-bus";
137 power-domains = <&prm_core>;
138 clocks = <&l3main1_clkctrl DRA7_L3MAIN1_L3_MAIN_1_CLKCTRL 0>,
139 <&l3instr_clkctrl DRA7_L3INSTR_L3_MAIN_2_CLKCTRL 0>;
140 #address-cells = <1>;
142 ranges = <0x0 0x0 0x0 0xc0000000>;
143 dma-ranges = <0x80000000 0x0 0x80000000 0x80000000>;
146 compatible = "ti,dra7-l3-noc";
147 reg = <0x44000000 0x1000>,
149 interrupts-extended = <&crossbar_mpu GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
150 <&wakeupgen GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
153 l4_cfg: interconnect@4a000000 {
155 l4_wkup: interconnect@4ae00000 {
157 l4_per1: interconnect@48000000 {
160 target-module@48210000 {
161 compatible = "ti,sysc-omap4-simple", "ti,sysc";
162 power-domains = <&prm_mpu>;
163 clocks = <&mpu_clkctrl DRA7_MPU_MPU_CLKCTRL 0>;
165 #address-cells = <1>;
167 ranges = <0 0x48210000 0x1f0000>;
170 compatible = "ti,omap5-mpu";
174 l4_per2: interconnect@48400000 {
176 l4_per3: interconnect@48800000 {
180 * Register access seems to have complex dependencies and also
181 * seems to need an enabled phy. See the TRM chapter for "Table
182 * 26-678. Main Sequence PCIe Controller Global Initialization"
183 * and also dra7xx_pcie_probe().
185 axi0: target-module@51000000 {
186 compatible = "ti,sysc-omap4", "ti,sysc";
187 power-domains = <&prm_l3init>;
188 resets = <&prm_l3init 0>;
189 reset-names = "rstctrl";
190 clocks = <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 0>,
191 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 9>,
192 <&pcie_clkctrl DRA7_PCIE_PCIE1_CLKCTRL 10>;
193 clock-names = "fck", "phy-clk", "phy-clk-div";
195 #address-cells = <1>;
196 ranges = <0x51000000 0x51000000 0x3000>,
197 <0x20000000 0x20000000 0x10000000>;
200 * To enable PCI endpoint mode, disable the pcie1_rc
201 * node and enable pcie1_ep mode.
203 pcie1_rc: pcie@51000000 {
204 reg = <0x51000000 0x2000>,
207 reg-names = "rc_dbics", "ti_conf", "config";
208 interrupts = <0 232 0x4>, <0 233 0x4>;
209 #address-cells = <3>;
212 ranges = <0x81000000 0 0x00000000 0x20003000 0 0x00010000>,
213 <0x82000000 0 0x20013000 0x20013000 0 0x0ffed000>;
214 bus-range = <0x00 0xff>;
215 #interrupt-cells = <1>;
217 linux,pci-domain = <0>;
219 phy-names = "pcie-phy0";
220 ti,syscon-lane-sel = <&scm_conf_pcie 0x18>;
221 interrupt-map-mask = <0 0 0 7>;
222 interrupt-map = <0 0 0 1 &pcie1_intc 1>,
223 <0 0 0 2 &pcie1_intc 2>,
224 <0 0 0 3 &pcie1_intc 3>,
225 <0 0 0 4 &pcie1_intc 4>;
226 ti,syscon-unaligned-access = <&scm_conf1 0x14 1>;
228 pcie1_intc: interrupt-controller {
229 interrupt-controller;
230 #address-cells = <0>;
231 #interrupt-cells = <1>;
235 pcie1_ep: pcie_ep@51000000 {
236 reg = <0x51000000 0x28>,
239 <0x20001000 0x10000000>;
240 reg-names = "ep_dbics", "ti_conf", "ep_dbics2", "addr_space";
241 interrupts = <0 232 0x4>;
243 num-ib-windows = <4>;
244 num-ob-windows = <16>;
246 phy-names = "pcie-phy0";
247 ti,syscon-unaligned-access = <&scm_conf1 0x14 1>;
248 ti,syscon-lane-sel = <&scm_conf_pcie 0x18>;
254 * Register access seems to have complex dependencies and also
255 * seems to need an enabled phy. See the TRM chapter for "Table
256 * 26-678. Main Sequence PCIe Controller Global Initialization"
257 * and also dra7xx_pcie_probe().
259 axi1: target-module@51800000 {
260 compatible = "ti,sysc-omap4", "ti,sysc";
261 clocks = <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 0>,
262 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 9>,
263 <&pcie_clkctrl DRA7_PCIE_PCIE2_CLKCTRL 10>;
264 clock-names = "fck", "phy-clk", "phy-clk-div";
265 power-domains = <&prm_l3init>;
266 resets = <&prm_l3init 1>;
267 reset-names = "rstctrl";
269 #address-cells = <1>;
270 ranges = <0x51800000 0x51800000 0x3000>,
271 <0x30000000 0x30000000 0x10000000>;
274 pcie2_rc: pcie@51800000 {
275 reg = <0x51800000 0x2000>,
278 reg-names = "rc_dbics", "ti_conf", "config";
279 interrupts = <0 355 0x4>, <0 356 0x4>;
280 #address-cells = <3>;
283 ranges = <0x81000000 0 0x00000000 0x30003000 0 0x00010000>,
284 <0x82000000 0 0x30013000 0x30013000 0 0x0ffed000>;
285 bus-range = <0x00 0xff>;
286 #interrupt-cells = <1>;
288 linux,pci-domain = <1>;
290 phy-names = "pcie-phy0";
291 interrupt-map-mask = <0 0 0 7>;
292 interrupt-map = <0 0 0 1 &pcie2_intc 1>,
293 <0 0 0 2 &pcie2_intc 2>,
294 <0 0 0 3 &pcie2_intc 3>,
295 <0 0 0 4 &pcie2_intc 4>;
296 ti,syscon-unaligned-access = <&scm_conf1 0x14 2>;
297 pcie2_intc: interrupt-controller {
298 interrupt-controller;
299 #address-cells = <0>;
300 #interrupt-cells = <1>;
305 ocmcram1: ocmcram@40300000 {
306 compatible = "mmio-sram";
307 reg = <0x40300000 0x80000>;
308 ranges = <0x0 0x40300000 0x80000>;
309 #address-cells = <1>;
312 * This is a placeholder for an optional reserved
313 * region for use by secure software. The size
314 * of this region is not known until runtime so it
315 * is set as zero to either be updated to reserve
316 * space or left unchanged to leave all SRAM for use.
317 * On HS parts that that require the reserved region
318 * either the bootloader can update the size to
319 * the required amount or the node can be overridden
320 * from the board dts file for the secure platform.
323 compatible = "ti,secure-ram";
329 * NOTE: ocmcram2 and ocmcram3 are not available on all
330 * DRA7xx and AM57xx variants. Confirm availability in
331 * the data manual for the exact part number in use
332 * before enabling these nodes in the board dts file.
334 ocmcram2: ocmcram@40400000 {
336 compatible = "mmio-sram";
337 reg = <0x40400000 0x100000>;
338 ranges = <0x0 0x40400000 0x100000>;
339 #address-cells = <1>;
343 ocmcram3: ocmcram@40500000 {
345 compatible = "mmio-sram";
346 reg = <0x40500000 0x100000>;
347 ranges = <0x0 0x40500000 0x100000>;
348 #address-cells = <1>;
352 bandgap: bandgap@4a0021e0 {
353 reg = <0x4a0021e0 0xc
359 compatible = "ti,dra752-bandgap";
360 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
361 #thermal-sensor-cells = <1>;
364 dsp1_system: dsp_system@40d00000 {
365 compatible = "syscon";
366 reg = <0x40d00000 0x100>;
369 dra7_iodelay_core: padconf@4844a000 {
370 compatible = "ti,dra7-iodelay";
371 reg = <0x4844a000 0x0d1c>;
372 #address-cells = <1>;
374 #pinctrl-cells = <2>;
377 target-module@43300000 {
378 compatible = "ti,sysc-omap4", "ti,sysc";
379 reg = <0x43300000 0x4>,
381 reg-names = "rev", "sysc";
382 ti,sysc-midle = <SYSC_IDLE_FORCE>,
385 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
388 clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPCC_CLKCTRL 0>;
390 #address-cells = <1>;
392 ranges = <0x0 0x43300000 0x100000>;
395 compatible = "ti,edma3-tpcc";
397 reg-names = "edma3_cc";
398 interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>,
399 <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>,
400 <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
401 interrupt-names = "edma3_ccint", "edma3_mperr",
406 ti,tptcs = <&edma_tptc0 7>, <&edma_tptc1 0>;
409 * memcpy is disabled, can be enabled with:
410 * ti,edma-memcpy-channels = <20 21>;
411 * for example. Note that these channels need to be
412 * masked in the xbar as well.
417 target-module@43400000 {
418 compatible = "ti,sysc-omap4", "ti,sysc";
419 reg = <0x43400000 0x4>,
421 reg-names = "rev", "sysc";
422 ti,sysc-midle = <SYSC_IDLE_FORCE>,
425 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
428 clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPTC0_CLKCTRL 0>;
430 #address-cells = <1>;
432 ranges = <0x0 0x43400000 0x100000>;
435 compatible = "ti,edma3-tptc";
437 interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
438 interrupt-names = "edma3_tcerrint";
442 target-module@43500000 {
443 compatible = "ti,sysc-omap4", "ti,sysc";
444 reg = <0x43500000 0x4>,
446 reg-names = "rev", "sysc";
447 ti,sysc-midle = <SYSC_IDLE_FORCE>,
450 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
453 clocks = <&l3main1_clkctrl DRA7_L3MAIN1_TPTC1_CLKCTRL 0>;
455 #address-cells = <1>;
457 ranges = <0x0 0x43500000 0x100000>;
460 compatible = "ti,edma3-tptc";
462 interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
463 interrupt-names = "edma3_tcerrint";
467 target-module@4e000000 {
468 compatible = "ti,sysc-omap2", "ti,sysc";
469 reg = <0x4e000000 0x4>,
471 reg-names = "rev", "sysc";
472 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
475 ranges = <0x0 0x4e000000 0x2000000>;
477 #address-cells = <1>;
480 compatible = "ti,omap5-dmm";
482 interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
487 compatible = "ti,dra7-ipu";
488 reg = <0x58820000 0x10000>;
490 iommus = <&mmu_ipu1>;
492 resets = <&prm_ipu 0>, <&prm_ipu 1>;
493 clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 0>;
494 firmware-name = "dra7-ipu1-fw.xem4";
498 compatible = "ti,dra7-ipu";
499 reg = <0x55020000 0x10000>;
501 iommus = <&mmu_ipu2>;
503 resets = <&prm_core 0>, <&prm_core 1>;
504 clocks = <&ipu2_clkctrl DRA7_IPU2_MMU_IPU2_CLKCTRL 0>;
505 firmware-name = "dra7-ipu2-fw.xem4";
509 compatible = "ti,dra7-dsp";
510 reg = <0x40800000 0x48000>,
513 reg-names = "l2ram", "l1pram", "l1dram";
514 ti,bootreg = <&scm_conf 0x55c 10>;
515 iommus = <&mmu0_dsp1>, <&mmu1_dsp1>;
517 resets = <&prm_dsp1 0>;
518 clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
519 firmware-name = "dra7-dsp1-fw.xe66";
522 target-module@40d01000 {
523 compatible = "ti,sysc-omap2", "ti,sysc";
524 reg = <0x40d01000 0x4>,
527 reg-names = "rev", "sysc", "syss";
528 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
531 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
532 SYSC_OMAP2_SOFTRESET |
533 SYSC_OMAP2_AUTOIDLE)>;
534 clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
536 resets = <&prm_dsp1 1>;
537 reset-names = "rstctrl";
538 ranges = <0x0 0x40d01000 0x1000>;
540 #address-cells = <1>;
543 compatible = "ti,dra7-dsp-iommu";
545 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
547 ti,syscon-mmuconfig = <&dsp1_system 0x0>;
551 target-module@40d02000 {
552 compatible = "ti,sysc-omap2", "ti,sysc";
553 reg = <0x40d02000 0x4>,
556 reg-names = "rev", "sysc", "syss";
557 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
560 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
561 SYSC_OMAP2_SOFTRESET |
562 SYSC_OMAP2_AUTOIDLE)>;
563 clocks = <&dsp1_clkctrl DRA7_DSP1_MMU0_DSP1_CLKCTRL 0>;
565 resets = <&prm_dsp1 1>;
566 reset-names = "rstctrl";
567 ranges = <0x0 0x40d02000 0x1000>;
569 #address-cells = <1>;
572 compatible = "ti,dra7-dsp-iommu";
574 interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
576 ti,syscon-mmuconfig = <&dsp1_system 0x1>;
580 target-module@58882000 {
581 compatible = "ti,sysc-omap2", "ti,sysc";
582 reg = <0x58882000 0x4>,
585 reg-names = "rev", "sysc", "syss";
586 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
589 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
590 SYSC_OMAP2_SOFTRESET |
591 SYSC_OMAP2_AUTOIDLE)>;
592 clocks = <&ipu1_clkctrl DRA7_IPU1_MMU_IPU1_CLKCTRL 0>;
594 resets = <&prm_ipu 2>;
595 reset-names = "rstctrl";
596 #address-cells = <1>;
598 ranges = <0x0 0x58882000 0x100>;
601 compatible = "ti,dra7-iommu";
603 interrupts = <GIC_SPI 395 IRQ_TYPE_LEVEL_HIGH>;
605 ti,iommu-bus-err-back;
609 target-module@55082000 {
610 compatible = "ti,sysc-omap2", "ti,sysc";
611 reg = <0x55082000 0x4>,
614 reg-names = "rev", "sysc", "syss";
615 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
618 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
619 SYSC_OMAP2_SOFTRESET |
620 SYSC_OMAP2_AUTOIDLE)>;
621 clocks = <&ipu2_clkctrl DRA7_IPU2_MMU_IPU2_CLKCTRL 0>;
623 resets = <&prm_core 2>;
624 reset-names = "rstctrl";
625 #address-cells = <1>;
627 ranges = <0x0 0x55082000 0x100>;
630 compatible = "ti,dra7-iommu";
632 interrupts = <GIC_SPI 396 IRQ_TYPE_LEVEL_HIGH>;
634 ti,iommu-bus-err-back;
638 abb_mpu: regulator-abb-mpu {
639 compatible = "ti,abb-v3";
640 regulator-name = "abb_mpu";
641 #address-cells = <0>;
643 clocks = <&sys_clkin1>;
644 ti,settling-time = <50>;
645 ti,clock-cycles = <16>;
647 reg = <0x4ae07ddc 0x4>, <0x4ae07de0 0x4>,
648 <0x4ae06014 0x4>, <0x4a003b20 0xc>,
650 reg-names = "setup-address", "control-address",
651 "int-address", "efuse-address",
653 ti,tranxdone-status-mask = <0x80>;
654 /* LDOVBBMPU_FBB_MUX_CTRL */
655 ti,ldovbb-override-mask = <0x400>;
656 /* LDOVBBMPU_FBB_VSET_OUT */
657 ti,ldovbb-vset-mask = <0x1F>;
660 * NOTE: only FBB mode used but actual vset will
661 * determine final biasing
664 /*uV ABB efuse rbb_m fbb_m vset_m*/
665 1060000 0 0x0 0 0x02000000 0x01F00000
666 1160000 0 0x4 0 0x02000000 0x01F00000
667 1210000 0 0x8 0 0x02000000 0x01F00000
671 abb_ivahd: regulator-abb-ivahd {
672 compatible = "ti,abb-v3";
673 regulator-name = "abb_ivahd";
674 #address-cells = <0>;
676 clocks = <&sys_clkin1>;
677 ti,settling-time = <50>;
678 ti,clock-cycles = <16>;
680 reg = <0x4ae07e34 0x4>, <0x4ae07e24 0x4>,
681 <0x4ae06010 0x4>, <0x4a0025cc 0xc>,
683 reg-names = "setup-address", "control-address",
684 "int-address", "efuse-address",
686 ti,tranxdone-status-mask = <0x40000000>;
687 /* LDOVBBIVA_FBB_MUX_CTRL */
688 ti,ldovbb-override-mask = <0x400>;
689 /* LDOVBBIVA_FBB_VSET_OUT */
690 ti,ldovbb-vset-mask = <0x1F>;
693 * NOTE: only FBB mode used but actual vset will
694 * determine final biasing
697 /*uV ABB efuse rbb_m fbb_m vset_m*/
698 1055000 0 0x0 0 0x02000000 0x01F00000
699 1150000 0 0x4 0 0x02000000 0x01F00000
700 1250000 0 0x8 0 0x02000000 0x01F00000
704 abb_dspeve: regulator-abb-dspeve {
705 compatible = "ti,abb-v3";
706 regulator-name = "abb_dspeve";
707 #address-cells = <0>;
709 clocks = <&sys_clkin1>;
710 ti,settling-time = <50>;
711 ti,clock-cycles = <16>;
713 reg = <0x4ae07e30 0x4>, <0x4ae07e20 0x4>,
714 <0x4ae06010 0x4>, <0x4a0025e0 0xc>,
716 reg-names = "setup-address", "control-address",
717 "int-address", "efuse-address",
719 ti,tranxdone-status-mask = <0x20000000>;
720 /* LDOVBBDSPEVE_FBB_MUX_CTRL */
721 ti,ldovbb-override-mask = <0x400>;
722 /* LDOVBBDSPEVE_FBB_VSET_OUT */
723 ti,ldovbb-vset-mask = <0x1F>;
726 * NOTE: only FBB mode used but actual vset will
727 * determine final biasing
730 /*uV ABB efuse rbb_m fbb_m vset_m*/
731 1055000 0 0x0 0 0x02000000 0x01F00000
732 1150000 0 0x4 0 0x02000000 0x01F00000
733 1250000 0 0x8 0 0x02000000 0x01F00000
737 abb_gpu: regulator-abb-gpu {
738 compatible = "ti,abb-v3";
739 regulator-name = "abb_gpu";
740 #address-cells = <0>;
742 clocks = <&sys_clkin1>;
743 ti,settling-time = <50>;
744 ti,clock-cycles = <16>;
746 reg = <0x4ae07de4 0x4>, <0x4ae07de8 0x4>,
747 <0x4ae06010 0x4>, <0x4a003b08 0xc>,
749 reg-names = "setup-address", "control-address",
750 "int-address", "efuse-address",
752 ti,tranxdone-status-mask = <0x10000000>;
753 /* LDOVBBGPU_FBB_MUX_CTRL */
754 ti,ldovbb-override-mask = <0x400>;
755 /* LDOVBBGPU_FBB_VSET_OUT */
756 ti,ldovbb-vset-mask = <0x1F>;
759 * NOTE: only FBB mode used but actual vset will
760 * determine final biasing
763 /*uV ABB efuse rbb_m fbb_m vset_m*/
764 1090000 0 0x0 0 0x02000000 0x01F00000
765 1210000 0 0x4 0 0x02000000 0x01F00000
766 1280000 0 0x8 0 0x02000000 0x01F00000
770 target-module@4b300000 {
771 compatible = "ti,sysc-omap4", "ti,sysc";
772 reg = <0x4b300000 0x4>,
774 reg-names = "rev", "sysc";
775 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
778 <SYSC_IDLE_SMART_WKUP>;
779 clocks = <&l4per2_clkctrl DRA7_L4PER2_QSPI_CLKCTRL 0>;
781 #address-cells = <1>;
783 ranges = <0x0 0x4b300000 0x1000>,
784 <0x5c000000 0x5c000000 0x4000000>;
787 compatible = "ti,dra7xxx-qspi";
789 <0x5c000000 0x4000000>;
790 reg-names = "qspi_base", "qspi_mmap";
791 syscon-chipselects = <&scm_conf 0x558>;
792 #address-cells = <1>;
794 clocks = <&l4per2_clkctrl DRA7_L4PER2_QSPI_CLKCTRL 25>;
797 interrupts = <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
803 /* IRQ for DWC3_3 and DWC3_4 need IRQ crossbar */
805 target-module@50000000 {
806 compatible = "ti,sysc-omap2", "ti,sysc";
807 reg = <0x50000000 4>,
810 reg-names = "rev", "sysc", "syss";
811 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
815 clocks = <&l3main1_clkctrl DRA7_L3MAIN1_GPMC_CLKCTRL 0>;
817 #address-cells = <1>;
819 ranges = <0x50000000 0x50000000 0x00001000>, /* regs */
820 <0x00000000 0x00000000 0x40000000>; /* data */
822 gpmc: gpmc@50000000 {
823 compatible = "ti,am3352-gpmc";
824 reg = <0x50000000 0x37c>; /* device IO registers */
825 interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
826 dmas = <&edma_xbar 4 0>;
829 gpmc,num-waitpins = <2>;
830 #address-cells = <2>;
832 interrupt-controller;
833 #interrupt-cells = <2>;
840 target-module@56000000 {
841 compatible = "ti,sysc-omap4", "ti,sysc";
842 reg = <0x5600fe00 0x4>,
844 reg-names = "rev", "sysc";
845 ti,sysc-midle = <SYSC_IDLE_FORCE>,
848 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
851 clocks = <&gpu_clkctrl DRA7_GPU_CLKCTRL 0>;
853 #address-cells = <1>;
855 ranges = <0 0x56000000 0x2000000>;
858 crossbar_mpu: crossbar@4a002a48 {
859 compatible = "ti,irq-crossbar";
860 reg = <0x4a002a48 0x130>;
861 interrupt-controller;
862 interrupt-parent = <&wakeupgen>;
863 #interrupt-cells = <3>;
865 ti,max-crossbar-sources = <MAX_SOURCES>;
867 ti,irqs-reserved = <0 1 2 3 5 6 131 132>;
868 ti,irqs-skip = <10 133 139 140>;
869 ti,irqs-safe-map = <0>;
872 target-module@58000000 {
873 compatible = "ti,sysc-omap2", "ti,sysc";
874 reg = <0x58000000 4>,
876 reg-names = "rev", "syss";
878 clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 0>,
879 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
880 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>,
881 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 11>;
882 clock-names = "fck", "hdmi_clk", "sys_clk", "tv_clk";
883 #address-cells = <1>;
885 ranges = <0 0x58000000 0x800000>;
888 compatible = "ti,dra7-dss";
889 /* 'reg' defined in dra72x.dtsi and dra74x.dtsi */
890 /* 'clocks' defined in dra72x.dtsi and dra74x.dtsi */
892 /* CTRL_CORE_DSS_PLL_CONTROL */
893 syscon-pll-ctrl = <&scm_conf 0x538>;
894 #address-cells = <1>;
896 ranges = <0 0 0x800000>;
899 compatible = "ti,sysc-omap2", "ti,sysc";
903 reg-names = "rev", "sysc", "syss";
904 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
907 ti,sysc-midle = <SYSC_IDLE_FORCE>,
910 ti,sysc-mask = <(SYSC_OMAP2_CLOCKACTIVITY |
911 SYSC_OMAP2_ENAWAKEUP |
912 SYSC_OMAP2_SOFTRESET |
913 SYSC_OMAP2_AUTOIDLE)>;
915 clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
917 #address-cells = <1>;
919 ranges = <0 0x1000 0x1000>;
922 compatible = "ti,dra7-dispc";
924 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
925 clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
927 /* CTRL_CORE_SMA_SW_1 */
928 syscon-pol = <&scm_conf 0x534>;
932 target-module@40000 {
933 compatible = "ti,sysc-omap4", "ti,sysc";
936 reg-names = "rev", "sysc";
937 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
940 <SYSC_IDLE_SMART_WKUP>;
941 ti,sysc-mask = <(SYSC_OMAP4_SOFTRESET)>;
942 clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
943 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 8>;
944 clock-names = "fck", "dss_clk";
945 #address-cells = <1>;
947 ranges = <0 0x40000 0x40000>;
950 compatible = "ti,dra7-hdmi";
955 reg-names = "wp", "pll", "phy", "core";
956 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
958 clocks = <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 9>,
959 <&dss_clkctrl DRA7_DSS_DSS_CORE_CLKCTRL 10>;
960 clock-names = "fck", "sys_clk";
961 dmas = <&sdma_xbar 76>;
962 dma-names = "audio_tx";
968 target-module@59000000 {
969 compatible = "ti,sysc-omap4", "ti,sysc";
970 reg = <0x59000020 0x4>;
972 clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>;
974 #address-cells = <1>;
976 ranges = <0x0 0x59000000 0x1000>;
979 compatible = "vivante,gc";
981 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
982 clocks = <&dss_clkctrl DRA7_DSS_BB2D_CLKCTRL 0>;
983 clock-names = "core";
987 aes1_target: target-module@4b500000 {
988 compatible = "ti,sysc-omap2", "ti,sysc";
989 reg = <0x4b500080 0x4>,
992 reg-names = "rev", "sysc", "syss";
993 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
994 SYSC_OMAP2_AUTOIDLE)>;
995 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
998 <SYSC_IDLE_SMART_WKUP>;
1000 /* Domains (P, C): per_pwrdm, l4sec_clkdm */
1001 clocks = <&l4sec_clkctrl DRA7_L4SEC_AES1_CLKCTRL 0>;
1002 clock-names = "fck";
1003 #address-cells = <1>;
1005 ranges = <0x0 0x4b500000 0x1000>;
1008 compatible = "ti,omap4-aes";
1010 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
1011 dmas = <&edma_xbar 111 0>, <&edma_xbar 110 0>;
1012 dma-names = "tx", "rx";
1013 clocks = <&l3_iclk_div>;
1014 clock-names = "fck";
1018 aes2_target: target-module@4b700000 {
1019 compatible = "ti,sysc-omap2", "ti,sysc";
1020 reg = <0x4b700080 0x4>,
1023 reg-names = "rev", "sysc", "syss";
1024 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
1025 SYSC_OMAP2_AUTOIDLE)>;
1026 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1029 <SYSC_IDLE_SMART_WKUP>;
1031 /* Domains (P, C): per_pwrdm, l4sec_clkdm */
1032 clocks = <&l4sec_clkctrl DRA7_L4SEC_AES2_CLKCTRL 0>;
1033 clock-names = "fck";
1034 #address-cells = <1>;
1036 ranges = <0x0 0x4b700000 0x1000>;
1039 compatible = "ti,omap4-aes";
1041 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1042 dmas = <&edma_xbar 114 0>, <&edma_xbar 113 0>;
1043 dma-names = "tx", "rx";
1044 clocks = <&l3_iclk_div>;
1045 clock-names = "fck";
1049 sham1_target: target-module@4b101000 {
1050 compatible = "ti,sysc-omap3-sham", "ti,sysc";
1051 reg = <0x4b101100 0x4>,
1054 reg-names = "rev", "sysc", "syss";
1055 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
1056 SYSC_OMAP2_AUTOIDLE)>;
1057 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1061 /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
1062 clocks = <&l4sec_clkctrl DRA7_L4SEC_SHAM_CLKCTRL 0>;
1063 clock-names = "fck";
1064 #address-cells = <1>;
1066 ranges = <0x0 0x4b101000 0x1000>;
1069 compatible = "ti,omap5-sham";
1071 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
1072 dmas = <&edma_xbar 119 0>;
1074 clocks = <&l3_iclk_div>;
1075 clock-names = "fck";
1079 sham2_target: target-module@42701000 {
1080 compatible = "ti,sysc-omap3-sham", "ti,sysc";
1081 reg = <0x42701100 0x4>,
1084 reg-names = "rev", "sysc", "syss";
1085 ti,sysc-mask = <(SYSC_OMAP2_SOFTRESET |
1086 SYSC_OMAP2_AUTOIDLE)>;
1087 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1091 /* Domains (P, C): l4per_pwrdm, l4sec_clkdm */
1092 clocks = <&l4sec_clkctrl DRA7_L4SEC_SHAM2_CLKCTRL 0>;
1093 clock-names = "fck";
1094 #address-cells = <1>;
1096 ranges = <0x0 0x42701000 0x1000>;
1099 compatible = "ti,omap5-sham";
1101 interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
1102 dmas = <&edma_xbar 165 0>;
1104 clocks = <&l3_iclk_div>;
1105 clock-names = "fck";
1109 iva_hd_target: target-module@5a000000 {
1110 compatible = "ti,sysc-omap4", "ti,sysc";
1111 reg = <0x5a05a400 0x4>,
1113 reg-names = "rev", "sysc";
1114 ti,sysc-midle = <SYSC_IDLE_FORCE>,
1117 ti,sysc-sidle = <SYSC_IDLE_FORCE>,
1120 power-domains = <&prm_iva>;
1121 resets = <&prm_iva 2>;
1122 reset-names = "rstctrl";
1123 clocks = <&iva_clkctrl DRA7_IVA_CLKCTRL 0>;
1124 clock-names = "fck";
1125 #address-cells = <1>;
1127 ranges = <0x5a000000 0x5a000000 0x1000000>,
1128 <0x5b000000 0x5b000000 0x1000000>;
1131 compatible = "ti,ivahd";
1135 opp_supply_mpu: opp-supply@4a003b20 {
1136 compatible = "ti,omap5-opp-supply";
1137 reg = <0x4a003b20 0xc>;
1138 ti,efuse-settings = <
1144 ti,absolute-max-voltage-uv = <1500000>;
1149 thermal_zones: thermal-zones {
1150 #include "omap4-cpu-thermal.dtsi"
1151 #include "omap5-gpu-thermal.dtsi"
1152 #include "omap5-core-thermal.dtsi"
1153 #include "dra7-dspeve-thermal.dtsi"
1154 #include "dra7-iva-thermal.dtsi"
1160 polling-delay = <500>; /* milliseconds */
1161 coefficients = <0 2000>;
1165 coefficients = <0 2000>;
1169 coefficients = <0 2000>;
1173 coefficients = <0 2000>;
1177 coefficients = <0 2000>;
1181 temperature = <120000>; /* milli Celsius */
1185 temperature = <120000>; /* milli Celsius */
1189 temperature = <120000>; /* milli Celsius */
1193 temperature = <120000>; /* milli Celsius */
1197 temperature = <120000>; /* milli Celsius */
1200 #include "dra7-l4.dtsi"
1201 #include "dra7xx-clocks.dtsi"
1205 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1206 reg = <0x300 0x100>;
1207 #power-domain-cells = <0>;
1211 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1212 reg = <0x400 0x100>;
1214 #power-domain-cells = <0>;
1218 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1219 reg = <0x500 0x100>;
1221 #power-domain-cells = <0>;
1224 prm_coreaon: prm@628 {
1225 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1227 #power-domain-cells = <0>;
1231 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1232 reg = <0x700 0x100>;
1234 #power-domain-cells = <0>;
1238 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1239 reg = <0xf00 0x100>;
1241 #power-domain-cells = <0>;
1245 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1246 reg = <0x1000 0x100>;
1247 #power-domain-cells = <0>;
1251 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1252 reg = <0x1100 0x100>;
1253 #power-domain-cells = <0>;
1257 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1258 reg = <0x1200 0x100>;
1259 #power-domain-cells = <0>;
1262 prm_l3init: prm@1300 {
1263 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1264 reg = <0x1300 0x100>;
1266 #power-domain-cells = <0>;
1269 prm_l4per: prm@1400 {
1270 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1271 reg = <0x1400 0x100>;
1272 #power-domain-cells = <0>;
1275 prm_custefuse: prm@1600 {
1276 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1277 reg = <0x1600 0x100>;
1278 #power-domain-cells = <0>;
1281 prm_wkupaon: prm@1724 {
1282 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1283 reg = <0x1724 0x100>;
1284 #power-domain-cells = <0>;
1287 prm_dsp2: prm@1b00 {
1288 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1289 reg = <0x1b00 0x40>;
1291 #power-domain-cells = <0>;
1294 prm_eve1: prm@1b40 {
1295 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1296 reg = <0x1b40 0x40>;
1297 #power-domain-cells = <0>;
1300 prm_eve2: prm@1b80 {
1301 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1302 reg = <0x1b80 0x40>;
1303 #power-domain-cells = <0>;
1306 prm_eve3: prm@1bc0 {
1307 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1308 reg = <0x1bc0 0x40>;
1309 #power-domain-cells = <0>;
1312 prm_eve4: prm@1c00 {
1313 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1314 reg = <0x1c00 0x60>;
1315 #power-domain-cells = <0>;
1319 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1320 reg = <0x1c60 0x20>;
1321 #power-domain-cells = <0>;
1325 compatible = "ti,dra7-prm-inst", "ti,omap-prm-inst";
1326 reg = <0x1c80 0x80>;
1327 #power-domain-cells = <0>;
1331 /* Preferred always-on timer for clockevent */
1333 ti,no-reset-on-init;
1336 assigned-clocks = <&wkupaon_clkctrl DRA7_WKUPAON_TIMER1_CLKCTRL 24>;
1337 assigned-clock-parents = <&sys_32k_ck>;
1341 /* Local timers, see ARM architected timer wrap erratum i940 */
1343 ti,no-reset-on-init;
1346 assigned-clocks = <&l4per_clkctrl DRA7_L4PER_TIMER3_CLKCTRL 24>;
1347 assigned-clock-parents = <&timer_sys_clk_div>;
1352 ti,no-reset-on-init;
1355 assigned-clocks = <&l4per_clkctrl DRA7_L4PER_TIMER4_CLKCTRL 24>;
1356 assigned-clock-parents = <&timer_sys_clk_div>;