2 * DTS file for CSR SiRFatlas6 SoC
4 * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
6 * Licensed under GPLv2 or later.
9 /include/ "skeleton.dtsi"
11 compatible = "sirf,atlas6";
14 interrupt-parent = <&intc>;
22 d-cache-line-size = <32>;
23 i-cache-line-size = <32>;
24 d-cache-size = <32768>;
25 i-cache-size = <32768>;
27 timebase-frequency = <0>;
29 clock-frequency = <0>;
34 compatible = "simple-bus";
37 ranges = <0x40000000 0x40000000 0x80000000>;
39 intc: interrupt-controller@80020000 {
40 #interrupt-cells = <1>;
42 compatible = "sirf,prima2-intc";
43 reg = <0x80020000 0x1000>;
47 compatible = "simple-bus";
50 ranges = <0x88000000 0x88000000 0x40000>;
52 clks: clock-controller@88000000 {
53 compatible = "sirf,atlas6-clkc";
54 reg = <0x88000000 0x1000>;
59 reset-controller@88010000 {
60 compatible = "sirf,prima2-rstc";
61 reg = <0x88010000 0x1000>;
64 rsc-controller@88020000 {
65 compatible = "sirf,prima2-rsc";
66 reg = <0x88020000 0x1000>;
71 compatible = "simple-bus";
74 ranges = <0x90000000 0x90000000 0x10000>;
76 memory-controller@90000000 {
77 compatible = "sirf,prima2-memc";
78 reg = <0x90000000 0x10000>;
85 compatible = "simple-bus";
88 ranges = <0x90010000 0x90010000 0x30000>;
91 compatible = "sirf,prima2-lcd";
92 reg = <0x90010000 0x20000>;
96 /* later transfer to pwm */
97 bl-gpio = <&gpio 7 0>;
98 default-panel = <&panel0>;
102 compatible = "sirf,prima2-vpp";
103 reg = <0x90020000 0x10000>;
110 compatible = "simple-bus";
111 #address-cells = <1>;
113 ranges = <0x98000000 0x98000000 0x8000000>;
116 compatible = "powervr,sgx510";
117 reg = <0x98000000 0x8000000>;
124 compatible = "simple-bus";
125 #address-cells = <1>;
127 ranges = <0xa8000000 0xa8000000 0x2000000>;
130 compatible = "sirf,prima2-dspif";
131 reg = <0xa8000000 0x10000>;
136 compatible = "sirf,prima2-gps";
137 reg = <0xa8010000 0x10000>;
143 compatible = "sirf,prima2-dsp";
144 reg = <0xa9000000 0x1000000>;
151 compatible = "simple-bus";
152 #address-cells = <1>;
154 ranges = <0xb0000000 0xb0000000 0x180000>,
155 <0x56000000 0x56000000 0x1b00000>;
158 compatible = "sirf,prima2-tick";
159 reg = <0xb0020000 0x1000>;
164 compatible = "sirf,prima2-nand";
165 reg = <0xb0030000 0x10000>;
171 compatible = "sirf,prima2-audio";
172 reg = <0xb0040000 0x10000>;
177 uart0: uart@b0050000 {
179 compatible = "sirf,prima2-uart";
180 reg = <0xb0050000 0x1000>;
184 sirf,uart-dma-rx-channel = <21>;
185 sirf,uart-dma-tx-channel = <2>;
188 uart1: uart@b0060000 {
190 compatible = "sirf,prima2-uart";
191 reg = <0xb0060000 0x1000>;
197 uart2: uart@b0070000 {
199 compatible = "sirf,prima2-uart";
200 reg = <0xb0070000 0x1000>;
204 sirf,uart-dma-rx-channel = <6>;
205 sirf,uart-dma-tx-channel = <7>;
210 compatible = "sirf,prima2-usp";
211 reg = <0xb0080000 0x10000>;
215 sirf,usp-dma-rx-channel = <17>;
216 sirf,usp-dma-tx-channel = <18>;
221 compatible = "sirf,prima2-usp";
222 reg = <0xb0090000 0x10000>;
226 sirf,usp-dma-rx-channel = <14>;
227 sirf,usp-dma-tx-channel = <15>;
230 dmac0: dma-controller@b00b0000 {
232 compatible = "sirf,prima2-dmac";
233 reg = <0xb00b0000 0x10000>;
238 dmac1: dma-controller@b0160000 {
240 compatible = "sirf,prima2-dmac";
241 reg = <0xb0160000 0x10000>;
247 compatible = "sirf,prima2-vip";
248 reg = <0xb00C0000 0x10000>;
254 compatible = "sirf,prima2-spi";
255 reg = <0xb00d0000 0x10000>;
257 sirf,spi-num-chipselects = <1>;
258 cs-gpios = <&gpio 0 0>;
259 sirf,spi-dma-rx-channel = <25>;
260 sirf,spi-dma-tx-channel = <20>;
261 #address-cells = <1>;
269 compatible = "sirf,prima2-spi";
270 reg = <0xb0170000 0x10000>;
278 compatible = "sirf,prima2-i2c";
279 reg = <0xb00e0000 0x10000>;
281 #address-cells = <1>;
288 compatible = "sirf,prima2-i2c";
289 reg = <0xb00f0000 0x10000>;
291 #address-cells = <1>;
297 compatible = "sirf,prima2-tsc";
298 reg = <0xb0110000 0x10000>;
303 gpio: pinctrl@b0120000 {
305 #interrupt-cells = <2>;
306 compatible = "sirf,atlas6-pinctrl";
307 reg = <0xb0120000 0x10000>;
308 interrupts = <43 44 45 46 47>;
310 interrupt-controller;
312 lcd_16pins_a: lcd0@0 {
314 sirf,pins = "lcd_16bitsgrp";
315 sirf,function = "lcd_16bits";
318 lcd_18pins_a: lcd0@1 {
320 sirf,pins = "lcd_18bitsgrp";
321 sirf,function = "lcd_18bits";
324 lcd_24pins_a: lcd0@2 {
326 sirf,pins = "lcd_24bitsgrp";
327 sirf,function = "lcd_24bits";
330 lcdrom_pins_a: lcdrom0@0 {
332 sirf,pins = "lcdromgrp";
333 sirf,function = "lcdrom";
336 uart0_pins_a: uart0@0 {
338 sirf,pins = "uart0grp";
339 sirf,function = "uart0";
342 uart0_noflow_pins_a: uart0@1 {
344 sirf,pins = "uart0_nostreamctrlgrp";
345 sirf,function = "uart0_nostreamctrl";
348 uart1_pins_a: uart1@0 {
350 sirf,pins = "uart1grp";
351 sirf,function = "uart1";
354 uart2_pins_a: uart2@0 {
356 sirf,pins = "uart2grp";
357 sirf,function = "uart2";
360 uart2_noflow_pins_a: uart2@1 {
362 sirf,pins = "uart2_nostreamctrlgrp";
363 sirf,function = "uart2_nostreamctrl";
366 spi0_pins_a: spi0@0 {
368 sirf,pins = "spi0grp";
369 sirf,function = "spi0";
372 spi1_pins_a: spi1@0 {
374 sirf,pins = "spi1grp";
375 sirf,function = "spi1";
378 i2c0_pins_a: i2c0@0 {
380 sirf,pins = "i2c0grp";
381 sirf,function = "i2c0";
384 i2c1_pins_a: i2c1@0 {
386 sirf,pins = "i2c1grp";
387 sirf,function = "i2c1";
390 pwm0_pins_a: pwm0@0 {
392 sirf,pins = "pwm0grp";
393 sirf,function = "pwm0";
396 pwm1_pins_a: pwm1@0 {
398 sirf,pins = "pwm1grp";
399 sirf,function = "pwm1";
402 pwm2_pins_a: pwm2@0 {
404 sirf,pins = "pwm2grp";
405 sirf,function = "pwm2";
408 pwm3_pins_a: pwm3@0 {
410 sirf,pins = "pwm3grp";
411 sirf,function = "pwm3";
414 pwm4_pins_a: pwm4@0 {
416 sirf,pins = "pwm4grp";
417 sirf,function = "pwm4";
422 sirf,pins = "gpsgrp";
423 sirf,function = "gps";
428 sirf,pins = "vipgrp";
429 sirf,function = "vip";
432 sdmmc0_pins_a: sdmmc0@0 {
434 sirf,pins = "sdmmc0grp";
435 sirf,function = "sdmmc0";
438 sdmmc1_pins_a: sdmmc1@0 {
440 sirf,pins = "sdmmc1grp";
441 sirf,function = "sdmmc1";
444 sdmmc2_pins_a: sdmmc2@0 {
446 sirf,pins = "sdmmc2grp";
447 sirf,function = "sdmmc2";
450 sdmmc2_nowp_pins_a: sdmmc2_nowp@0 {
452 sirf,pins = "sdmmc2_nowpgrp";
453 sirf,function = "sdmmc2_nowp";
456 sdmmc3_pins_a: sdmmc3@0 {
458 sirf,pins = "sdmmc3grp";
459 sirf,function = "sdmmc3";
462 sdmmc5_pins_a: sdmmc5@0 {
464 sirf,pins = "sdmmc5grp";
465 sirf,function = "sdmmc5";
470 sirf,pins = "i2sgrp";
471 sirf,function = "i2s";
474 i2s_no_din_pins_a: i2s_no_din@0 {
476 sirf,pins = "i2s_no_dingrp";
477 sirf,function = "i2s_no_din";
480 i2s_6chn_pins_a: i2s_6chn@0 {
482 sirf,pins = "i2s_6chngrp";
483 sirf,function = "i2s_6chn";
486 ac97_pins_a: ac97@0 {
488 sirf,pins = "ac97grp";
489 sirf,function = "ac97";
492 nand_pins_a: nand@0 {
494 sirf,pins = "nandgrp";
495 sirf,function = "nand";
498 usp0_pins_a: usp0@0 {
500 sirf,pins = "usp0grp";
501 sirf,function = "usp0";
504 usp0_uart_nostreamctrl_pins_a: usp0@1 {
506 sirf,pins = "usp0_uart_nostreamctrl_grp";
507 sirf,function = "usp0_uart_nostreamctrl";
510 usp1_pins_a: usp1@0 {
512 sirf,pins = "usp1grp";
513 sirf,function = "usp1";
516 usb0_upli_drvbus_pins_a: usb0_upli_drvbus@0 {
518 sirf,pins = "usb0_upli_drvbusgrp";
519 sirf,function = "usb0_upli_drvbus";
522 usb1_utmi_drvbus_pins_a: usb1_utmi_drvbus@0 {
524 sirf,pins = "usb1_utmi_drvbusgrp";
525 sirf,function = "usb1_utmi_drvbus";
528 warm_rst_pins_a: warm_rst@0 {
530 sirf,pins = "warm_rstgrp";
531 sirf,function = "warm_rst";
534 pulse_count_pins_a: pulse_count@0 {
536 sirf,pins = "pulse_countgrp";
537 sirf,function = "pulse_count";
540 cko0_pins_a: cko0@0 {
542 sirf,pins = "cko0grp";
543 sirf,function = "cko0";
546 cko1_pins_a: cko1@0 {
548 sirf,pins = "cko1grp";
549 sirf,function = "cko1";
555 compatible = "sirf,prima2-pwm";
556 reg = <0xb0130000 0x10000>;
561 compatible = "sirf,prima2-efuse";
562 reg = <0xb0140000 0x10000>;
567 compatible = "sirf,prima2-pulsec";
568 reg = <0xb0150000 0x10000>;
574 compatible = "sirf,prima2-pciiobg", "simple-bus";
575 #address-cells = <1>;
577 ranges = <0x56000000 0x56000000 0x1b00000>;
579 sd0: sdhci@56000000 {
581 compatible = "sirf,prima2-sdhc";
582 reg = <0x56000000 0x100000>;
588 sd1: sdhci@56100000 {
590 compatible = "sirf,prima2-sdhc";
591 reg = <0x56100000 0x100000>;
597 sd2: sdhci@56200000 {
599 compatible = "sirf,prima2-sdhc";
600 reg = <0x56200000 0x100000>;
606 sd3: sdhci@56300000 {
608 compatible = "sirf,prima2-sdhc";
609 reg = <0x56300000 0x100000>;
615 sd5: sdhci@56500000 {
617 compatible = "sirf,prima2-sdhc";
618 reg = <0x56500000 0x100000>;
625 compatible = "sirf,prima2-pcicp";
626 reg = <0x57900000 0x100000>;
630 rom-interface@57a00000 {
631 compatible = "sirf,prima2-romif";
632 reg = <0x57a00000 0x100000>;
638 compatible = "sirf,prima2-rtciobg", "sirf-prima2-rtciobg-bus", "simple-bus";
639 #address-cells = <1>;
641 reg = <0x80030000 0x10000>;
644 compatible = "sirf,prima2-gpsrtc";
645 reg = <0x1000 0x1000>;
646 interrupts = <55 56 57>;
650 compatible = "sirf,prima2-sysrtc";
651 reg = <0x2000 0x1000>;
652 interrupts = <52 53 54>;
656 compatible = "sirf,prima2-pwrc";
657 reg = <0x3000 0x1000>;
663 compatible = "simple-bus";
664 #address-cells = <1>;
666 ranges = <0xb8000000 0xb8000000 0x40000>;
669 compatible = "chipidea,ci13611a-prima2";
670 reg = <0xb8000000 0x10000>;
676 compatible = "chipidea,ci13611a-prima2";
677 reg = <0xb8010000 0x10000>;
683 compatible = "sirf,prima2-security";
684 reg = <0xb8030000 0x10000>;