4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7 select ARCH_HAVE_CUSTOM_GPIO_H
8 select ARCH_MIGHT_HAVE_PC_PARPORT
9 select ARCH_SUPPORTS_ATOMIC_RMW
10 select ARCH_USE_BUILTIN_BSWAP
11 select ARCH_USE_CMPXCHG_LOCKREF
12 select ARCH_WANT_IPC_PARSE_VERSION
13 select BUILDTIME_EXTABLE_SORT if MMU
14 select CLONE_BACKWARDS
15 select CPU_PM if (SUSPEND || CPU_IDLE)
16 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
17 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
18 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
19 select GENERIC_IDLE_POLL_SETUP
20 select GENERIC_IRQ_PROBE
21 select GENERIC_IRQ_SHOW
22 select GENERIC_PCI_IOMAP
23 select GENERIC_SCHED_CLOCK
24 select GENERIC_SMP_IDLE_THREAD
25 select GENERIC_STRNCPY_FROM_USER
26 select GENERIC_STRNLEN_USER
27 select HARDIRQS_SW_RESEND
28 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
30 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
31 select HAVE_ARCH_TRACEHOOK
33 select HAVE_CONTEXT_TRACKING
34 select HAVE_C_RECORDMCOUNT
35 select HAVE_CC_STACKPROTECTOR
36 select HAVE_DEBUG_KMEMLEAK
37 select HAVE_DMA_API_DEBUG
39 select HAVE_DMA_CONTIGUOUS if MMU
40 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
41 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
42 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
43 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
44 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
45 select HAVE_GENERIC_DMA_COHERENT
46 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
47 select HAVE_IDE if PCI || ISA || PCMCIA
48 select HAVE_IRQ_TIME_ACCOUNTING
49 select HAVE_KERNEL_GZIP
50 select HAVE_KERNEL_LZ4
51 select HAVE_KERNEL_LZMA
52 select HAVE_KERNEL_LZO
54 select HAVE_KPROBES if !XIP_KERNEL
55 select HAVE_KRETPROBES if (HAVE_KPROBES)
57 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
58 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
59 select HAVE_PERF_EVENTS
61 select HAVE_PERF_USER_STACK_DUMP
62 select HAVE_REGS_AND_STACK_ACCESS_API
63 select HAVE_SYSCALL_TRACEPOINTS
65 select HAVE_VIRT_CPU_ACCOUNTING_GEN
66 select IRQ_FORCED_THREADING
68 select MODULES_USE_ELF_REL
71 select OLD_SIGSUSPEND3
72 select PERF_USE_VMALLOC
74 select SYS_SUPPORTS_APM_EMULATION
75 # Above selects are sorted alphabetically; please add new ones
76 # according to that. Thanks.
78 The ARM series is a line of low-power-consumption RISC chip designs
79 licensed by ARM Ltd and targeted at embedded applications and
80 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
81 manufactured, but legacy ARM-based PC hardware remains popular in
82 Europe. There is an ARM Linux project with a web page at
83 <http://www.arm.linux.org.uk/>.
85 config ARM_HAS_SG_CHAIN
88 config NEED_SG_DMA_LENGTH
91 config ARM_DMA_USE_IOMMU
93 select ARM_HAS_SG_CHAIN
94 select NEED_SG_DMA_LENGTH
98 config ARM_DMA_IOMMU_ALIGNMENT
99 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
103 DMA mapping framework by default aligns all buffers to the smallest
104 PAGE_SIZE order which is greater than or equal to the requested buffer
105 size. This works well for buffers up to a few hundreds kilobytes, but
106 for larger buffers it just a waste of address space. Drivers which has
107 relatively small addressing window (like 64Mib) might run out of
108 virtual space with just a few allocations.
110 With this parameter you can specify the maximum PAGE_SIZE order for
111 DMA IOMMU buffers. Larger buffers will be aligned only to this
112 specified order. The order is expressed as a power of two multiplied
120 config MIGHT_HAVE_PCI
123 config SYS_SUPPORTS_APM_EMULATION
128 select GENERIC_ALLOCATOR
139 The Extended Industry Standard Architecture (EISA) bus was
140 developed as an open alternative to the IBM MicroChannel bus.
142 The EISA bus provided some of the features of the IBM MicroChannel
143 bus while maintaining backward compatibility with cards made for
144 the older ISA bus. The EISA bus saw limited use between 1988 and
145 1995 when it was made obsolete by the PCI bus.
147 Say Y here if you are building a kernel for an EISA-based machine.
154 config STACKTRACE_SUPPORT
158 config HAVE_LATENCYTOP_SUPPORT
163 config LOCKDEP_SUPPORT
167 config TRACE_IRQFLAGS_SUPPORT
171 config RWSEM_GENERIC_SPINLOCK
175 config RWSEM_XCHGADD_ALGORITHM
178 config ARCH_HAS_ILOG2_U32
181 config ARCH_HAS_ILOG2_U64
184 config ARCH_HAS_CPUFREQ
187 Internal node to signify that the ARCH has CPUFREQ support
188 and that the relevant menu configurations are displayed for
191 config ARCH_HAS_BANDGAP
194 config GENERIC_HWEIGHT
198 config GENERIC_CALIBRATE_DELAY
202 config ARCH_MAY_HAVE_PC_FDC
208 config NEED_DMA_MAP_STATE
211 config ARCH_HAS_DMA_SET_COHERENT_MASK
214 config GENERIC_ISA_DMA
220 config NEED_RET_TO_USER
228 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
229 default DRAM_BASE if REMAP_VECTORS_TO_RAM
232 The base address of exception vectors. This must be two pages
235 config ARM_PATCH_PHYS_VIRT
236 bool "Patch physical to virtual translations at runtime" if EMBEDDED
238 depends on !XIP_KERNEL && MMU
239 depends on !ARCH_REALVIEW || !SPARSEMEM
241 Patch phys-to-virt and virt-to-phys translation functions at
242 boot and module load time according to the position of the
243 kernel in system memory.
245 This can only be used with non-XIP MMU kernels where the base
246 of physical memory is at a 16MB boundary.
248 Only disable this option if you know that you do not require
249 this feature (eg, building a kernel for a single machine) and
250 you need to shrink the kernel to the minimal size.
252 config NEED_MACH_GPIO_H
255 Select this when mach/gpio.h is required to provide special
256 definitions for this platform. The need for mach/gpio.h should
257 be avoided when possible.
259 config NEED_MACH_IO_H
262 Select this when mach/io.h is required to provide special
263 definitions for this platform. The need for mach/io.h should
264 be avoided when possible.
266 config NEED_MACH_MEMORY_H
269 Select this when mach/memory.h is required to provide special
270 definitions for this platform. The need for mach/memory.h should
271 be avoided when possible.
274 hex "Physical address of main memory" if MMU
275 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
276 default DRAM_BASE if !MMU
278 Please provide the physical address corresponding to the
279 location of main memory in your system.
285 source "init/Kconfig"
287 source "kernel/Kconfig.freezer"
292 bool "MMU-based Paged Memory Management Support"
295 Select if you want MMU-based virtualised addressing space
296 support by paged memory management. If unsure, say 'Y'.
299 # The "ARM system type" choice list is ordered alphabetically by option
300 # text. Please add new entries in the option alphabetic order.
303 prompt "ARM system type"
304 default ARCH_VERSATILE if !MMU
305 default ARCH_MULTIPLATFORM if MMU
307 config ARCH_MULTIPLATFORM
308 bool "Allow multiple platforms to be selected"
310 select ARM_PATCH_PHYS_VIRT
313 select MULTI_IRQ_HANDLER
317 config ARCH_INTEGRATOR
318 bool "ARM Ltd. Integrator family"
319 select ARCH_HAS_CPUFREQ
321 select ARM_PATCH_PHYS_VIRT
324 select COMMON_CLK_VERSATILE
325 select GENERIC_CLOCKEVENTS
328 select MULTI_IRQ_HANDLER
329 select NEED_MACH_MEMORY_H
330 select PLAT_VERSATILE
333 select VERSATILE_FPGA_IRQ
335 Support for ARM's Integrator platform.
338 bool "ARM Ltd. RealView family"
339 select ARCH_WANT_OPTIONAL_GPIOLIB
341 select ARM_TIMER_SP804
343 select COMMON_CLK_VERSATILE
344 select GENERIC_CLOCKEVENTS
345 select GPIO_PL061 if GPIOLIB
347 select NEED_MACH_MEMORY_H
348 select PLAT_VERSATILE
349 select PLAT_VERSATILE_CLCD
351 This enables support for ARM Ltd RealView boards.
353 config ARCH_VERSATILE
354 bool "ARM Ltd. Versatile family"
355 select ARCH_WANT_OPTIONAL_GPIOLIB
357 select ARM_TIMER_SP804
360 select GENERIC_CLOCKEVENTS
361 select HAVE_MACH_CLKDEV
363 select PLAT_VERSATILE
364 select PLAT_VERSATILE_CLCD
365 select PLAT_VERSATILE_CLOCK
366 select VERSATILE_FPGA_IRQ
368 This enables support for ARM Ltd Versatile board.
372 select ARCH_REQUIRE_GPIOLIB
375 select NEED_MACH_GPIO_H
376 select NEED_MACH_IO_H if PCCARD
378 select PINCTRL_AT91 if USE_OF
380 This enables support for systems based on Atmel
381 AT91RM9200 and AT91SAM9* processors.
384 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
385 select ARCH_REQUIRE_GPIOLIB
390 select GENERIC_CLOCKEVENTS
392 select MULTI_IRQ_HANDLER
395 Support for Cirrus Logic 711x/721x/731x based boards.
398 bool "Cortina Systems Gemini"
399 select ARCH_REQUIRE_GPIOLIB
402 select GENERIC_CLOCKEVENTS
404 Support for the Cortina Systems Gemini family SoCs
408 select ARCH_USES_GETTIMEOFFSET
411 select NEED_MACH_IO_H
412 select NEED_MACH_MEMORY_H
415 This is an evaluation board for the StrongARM processor available
416 from Digital. It has limited hardware on-board, including an
417 Ethernet interface, two PCMCIA sockets, two serial ports and a
421 bool "Energy Micro efm32"
423 select ARCH_REQUIRE_GPIOLIB
425 # CLKSRC_MMIO is wrong here, but needed until a proper fix is merged,
426 # i.e. CLKSRC_EFM32 selecting CLKSRC_MMIO
431 select GENERIC_CLOCKEVENTS
437 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
442 select ARCH_HAS_HOLES_MEMORYMODEL
443 select ARCH_REQUIRE_GPIOLIB
444 select ARCH_USES_GETTIMEOFFSET
449 select NEED_MACH_MEMORY_H
451 This enables support for the Cirrus EP93xx series of CPUs.
453 config ARCH_FOOTBRIDGE
457 select GENERIC_CLOCKEVENTS
459 select NEED_MACH_IO_H if !MMU
460 select NEED_MACH_MEMORY_H
462 Support for systems based on the DC21285 companion chip
463 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
466 bool "Hilscher NetX based"
470 select GENERIC_CLOCKEVENTS
472 This enables support for systems based on the Hilscher NetX Soc
478 select NEED_MACH_MEMORY_H
479 select NEED_RET_TO_USER
484 Support for Intel's IOP13XX (XScale) family of processors.
489 select ARCH_REQUIRE_GPIOLIB
492 select NEED_RET_TO_USER
496 Support for Intel's 80219 and IOP32X (XScale) family of
502 select ARCH_REQUIRE_GPIOLIB
505 select NEED_RET_TO_USER
509 Support for Intel's IOP33X (XScale) family of processors.
514 select ARCH_HAS_DMA_SET_COHERENT_MASK
515 select ARCH_SUPPORTS_BIG_ENDIAN
516 select ARCH_REQUIRE_GPIOLIB
519 select DMABOUNCE if PCI
520 select GENERIC_CLOCKEVENTS
521 select MIGHT_HAVE_PCI
522 select NEED_MACH_IO_H
523 select USB_EHCI_BIG_ENDIAN_DESC
524 select USB_EHCI_BIG_ENDIAN_MMIO
526 Support for Intel's IXP4XX (XScale) family of processors.
530 select ARCH_REQUIRE_GPIOLIB
532 select GENERIC_CLOCKEVENTS
533 select MIGHT_HAVE_PCI
537 select PLAT_ORION_LEGACY
538 select USB_ARCH_HAS_EHCI
540 Support for the Marvell Dove SoC 88AP510
543 bool "Marvell Kirkwood"
544 select ARCH_HAS_CPUFREQ
545 select ARCH_REQUIRE_GPIOLIB
547 select GENERIC_CLOCKEVENTS
552 select PINCTRL_KIRKWOOD
553 select PLAT_ORION_LEGACY
555 Support for the following Marvell Kirkwood series SoCs:
556 88F6180, 88F6192 and 88F6281.
559 bool "Marvell MV78xx0"
560 select ARCH_REQUIRE_GPIOLIB
562 select GENERIC_CLOCKEVENTS
565 select PLAT_ORION_LEGACY
567 Support for the following Marvell MV78xx0 series SoCs:
573 select ARCH_REQUIRE_GPIOLIB
575 select GENERIC_CLOCKEVENTS
578 select PLAT_ORION_LEGACY
580 Support for the following Marvell Orion 5x series SoCs:
581 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
582 Orion-2 (5281), Orion-1-90 (6183).
585 bool "Marvell PXA168/910/MMP2"
587 select ARCH_REQUIRE_GPIOLIB
589 select GENERIC_ALLOCATOR
590 select GENERIC_CLOCKEVENTS
593 select MULTI_IRQ_HANDLER
598 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
601 bool "Micrel/Kendin KS8695"
602 select ARCH_REQUIRE_GPIOLIB
605 select GENERIC_CLOCKEVENTS
606 select NEED_MACH_MEMORY_H
608 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
609 System-on-Chip devices.
612 bool "Nuvoton W90X900 CPU"
613 select ARCH_REQUIRE_GPIOLIB
617 select GENERIC_CLOCKEVENTS
619 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
620 At present, the w90x900 has been renamed nuc900, regarding
621 the ARM series product line, you can login the following
622 link address to know more.
624 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
625 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
629 select ARCH_REQUIRE_GPIOLIB
634 select GENERIC_CLOCKEVENTS
637 select USB_ARCH_HAS_OHCI
640 Support for the NXP LPC32XX family of processors
643 bool "PXA2xx/PXA3xx-based"
645 select ARCH_HAS_CPUFREQ
647 select ARCH_REQUIRE_GPIOLIB
648 select ARM_CPU_SUSPEND if PM
652 select GENERIC_CLOCKEVENTS
655 select MULTI_IRQ_HANDLER
659 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
664 select ARCH_REQUIRE_GPIOLIB
666 select GENERIC_CLOCKEVENTS
668 Support for Qualcomm MSM/QSD based systems. This runs on the
669 apps processor of the MSM/QSD and depends on a shared memory
670 interface to the modem processor which runs the baseband
671 stack and controls some vital subsystems
672 (clock and power control, etc).
674 config ARCH_SHMOBILE_LEGACY
675 bool "Renesas ARM SoCs (non-multiplatform)"
677 select ARM_PATCH_PHYS_VIRT
679 select GENERIC_CLOCKEVENTS
680 select HAVE_ARM_SCU if SMP
681 select HAVE_ARM_TWD if SMP
682 select HAVE_MACH_CLKDEV
684 select MIGHT_HAVE_CACHE_L2X0
685 select MULTI_IRQ_HANDLER
688 select PM_GENERIC_DOMAINS if PM
691 Support for Renesas ARM SoC platforms using a non-multiplatform
692 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
698 select ARCH_MAY_HAVE_PC_FDC
699 select ARCH_SPARSEMEM_ENABLE
700 select ARCH_USES_GETTIMEOFFSET
703 select HAVE_PATA_PLATFORM
705 select NEED_MACH_IO_H
706 select NEED_MACH_MEMORY_H
710 On the Acorn Risc-PC, Linux can support the internal IDE disk and
711 CD-ROM interface, serial and parallel port, and the floppy drive.
715 select ARCH_HAS_CPUFREQ
717 select ARCH_REQUIRE_GPIOLIB
718 select ARCH_SPARSEMEM_ENABLE
723 select GENERIC_CLOCKEVENTS
726 select NEED_MACH_MEMORY_H
729 Support for StrongARM 11x0 based boards.
732 bool "Samsung S3C24XX SoCs"
733 select ARCH_HAS_CPUFREQ
734 select ARCH_REQUIRE_GPIOLIB
736 select CLKSRC_SAMSUNG_PWM
737 select GENERIC_CLOCKEVENTS
739 select HAVE_S3C2410_I2C if I2C
740 select HAVE_S3C2410_WATCHDOG if WATCHDOG
741 select HAVE_S3C_RTC if RTC_CLASS
742 select MULTI_IRQ_HANDLER
743 select NEED_MACH_IO_H
746 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
747 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
748 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
749 Samsung SMDK2410 development board (and derivatives).
752 bool "Samsung S3C64XX"
753 select ARCH_HAS_CPUFREQ
754 select ARCH_REQUIRE_GPIOLIB
758 select CLKSRC_SAMSUNG_PWM
761 select GENERIC_CLOCKEVENTS
763 select HAVE_S3C2410_I2C if I2C
764 select HAVE_S3C2410_WATCHDOG if WATCHDOG
768 select PM_GENERIC_DOMAINS
770 select S3C_GPIO_TRACK
772 select SAMSUNG_WAKEMASK
773 select SAMSUNG_WDT_RESET
774 select USB_ARCH_HAS_OHCI
776 Samsung S3C64XX series based systems
779 bool "Samsung S5P6440 S5P6450"
781 select CLKSRC_SAMSUNG_PWM
783 select GENERIC_CLOCKEVENTS
785 select HAVE_S3C2410_I2C if I2C
786 select HAVE_S3C2410_WATCHDOG if WATCHDOG
787 select HAVE_S3C_RTC if RTC_CLASS
788 select NEED_MACH_GPIO_H
790 select SAMSUNG_WDT_RESET
792 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
796 bool "Samsung S5PC100"
797 select ARCH_REQUIRE_GPIOLIB
799 select CLKSRC_SAMSUNG_PWM
801 select GENERIC_CLOCKEVENTS
803 select HAVE_S3C2410_I2C if I2C
804 select HAVE_S3C2410_WATCHDOG if WATCHDOG
805 select HAVE_S3C_RTC if RTC_CLASS
806 select NEED_MACH_GPIO_H
808 select SAMSUNG_WDT_RESET
810 Samsung S5PC100 series based systems
813 bool "Samsung S5PV210/S5PC110"
814 select ARCH_HAS_CPUFREQ
815 select ARCH_HAS_HOLES_MEMORYMODEL
816 select ARCH_SPARSEMEM_ENABLE
818 select CLKSRC_SAMSUNG_PWM
820 select GENERIC_CLOCKEVENTS
822 select HAVE_S3C2410_I2C if I2C
823 select HAVE_S3C2410_WATCHDOG if WATCHDOG
824 select HAVE_S3C_RTC if RTC_CLASS
825 select NEED_MACH_GPIO_H
826 select NEED_MACH_MEMORY_H
829 Samsung S5PV210/S5PC110 series based systems
832 bool "Samsung EXYNOS"
833 select ARCH_HAS_CPUFREQ
834 select ARCH_HAS_HOLES_MEMORYMODEL
835 select ARCH_REQUIRE_GPIOLIB
836 select ARCH_SPARSEMEM_ENABLE
840 select GENERIC_CLOCKEVENTS
841 select HAVE_S3C2410_I2C if I2C
842 select HAVE_S3C2410_WATCHDOG if WATCHDOG
843 select HAVE_S3C_RTC if RTC_CLASS
844 select NEED_MACH_MEMORY_H
848 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
852 select ARCH_HAS_HOLES_MEMORYMODEL
853 select ARCH_REQUIRE_GPIOLIB
855 select GENERIC_ALLOCATOR
856 select GENERIC_CLOCKEVENTS
857 select GENERIC_IRQ_CHIP
863 Support for TI's DaVinci platform.
868 select ARCH_HAS_CPUFREQ
869 select ARCH_HAS_HOLES_MEMORYMODEL
871 select ARCH_REQUIRE_GPIOLIB
874 select GENERIC_CLOCKEVENTS
875 select GENERIC_IRQ_CHIP
878 select NEED_MACH_IO_H if PCCARD
879 select NEED_MACH_MEMORY_H
881 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
885 menu "Multiple platform selection"
886 depends on ARCH_MULTIPLATFORM
888 comment "CPU Core family selection"
890 config ARCH_MULTI_V4T
891 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
892 depends on !ARCH_MULTI_V6_V7
893 select ARCH_MULTI_V4_V5
894 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
895 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
896 CPU_ARM925T || CPU_ARM940T)
899 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
900 depends on !ARCH_MULTI_V6_V7
901 select ARCH_MULTI_V4_V5
902 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
903 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
904 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
906 config ARCH_MULTI_V4_V5
910 bool "ARMv6 based platforms (ARM11)"
911 select ARCH_MULTI_V6_V7
915 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
917 select ARCH_MULTI_V6_V7
920 config ARCH_MULTI_V6_V7
923 config ARCH_MULTI_CPU_AUTO
924 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
930 # This is sorted alphabetically by mach-* pathname. However, plat-*
931 # Kconfigs may be included either alphabetically (according to the
932 # plat- suffix) or along side the corresponding mach-* source.
934 source "arch/arm/mach-mvebu/Kconfig"
936 source "arch/arm/mach-at91/Kconfig"
938 source "arch/arm/mach-bcm/Kconfig"
940 source "arch/arm/mach-bcm2835/Kconfig"
942 source "arch/arm/mach-berlin/Kconfig"
944 source "arch/arm/mach-clps711x/Kconfig"
946 source "arch/arm/mach-cns3xxx/Kconfig"
948 source "arch/arm/mach-davinci/Kconfig"
950 source "arch/arm/mach-dove/Kconfig"
952 source "arch/arm/mach-ep93xx/Kconfig"
954 source "arch/arm/mach-footbridge/Kconfig"
956 source "arch/arm/mach-gemini/Kconfig"
958 source "arch/arm/mach-highbank/Kconfig"
960 source "arch/arm/mach-hisi/Kconfig"
962 source "arch/arm/mach-integrator/Kconfig"
964 source "arch/arm/mach-iop32x/Kconfig"
966 source "arch/arm/mach-iop33x/Kconfig"
968 source "arch/arm/mach-iop13xx/Kconfig"
970 source "arch/arm/mach-ixp4xx/Kconfig"
972 source "arch/arm/mach-keystone/Kconfig"
974 source "arch/arm/mach-kirkwood/Kconfig"
976 source "arch/arm/mach-ks8695/Kconfig"
978 source "arch/arm/mach-msm/Kconfig"
980 source "arch/arm/mach-moxart/Kconfig"
982 source "arch/arm/mach-mv78xx0/Kconfig"
984 source "arch/arm/mach-imx/Kconfig"
986 source "arch/arm/mach-mxs/Kconfig"
988 source "arch/arm/mach-netx/Kconfig"
990 source "arch/arm/mach-nomadik/Kconfig"
992 source "arch/arm/mach-nspire/Kconfig"
994 source "arch/arm/plat-omap/Kconfig"
996 source "arch/arm/mach-omap1/Kconfig"
998 source "arch/arm/mach-omap2/Kconfig"
1000 source "arch/arm/mach-orion5x/Kconfig"
1002 source "arch/arm/mach-picoxcell/Kconfig"
1004 source "arch/arm/mach-pxa/Kconfig"
1005 source "arch/arm/plat-pxa/Kconfig"
1007 source "arch/arm/mach-mmp/Kconfig"
1009 source "arch/arm/mach-realview/Kconfig"
1011 source "arch/arm/mach-rockchip/Kconfig"
1013 source "arch/arm/mach-sa1100/Kconfig"
1015 source "arch/arm/plat-samsung/Kconfig"
1017 source "arch/arm/mach-socfpga/Kconfig"
1019 source "arch/arm/mach-spear/Kconfig"
1021 source "arch/arm/mach-sti/Kconfig"
1023 source "arch/arm/mach-s3c24xx/Kconfig"
1025 source "arch/arm/mach-s3c64xx/Kconfig"
1027 source "arch/arm/mach-s5p64x0/Kconfig"
1029 source "arch/arm/mach-s5pc100/Kconfig"
1031 source "arch/arm/mach-s5pv210/Kconfig"
1033 source "arch/arm/mach-exynos/Kconfig"
1035 source "arch/arm/mach-shmobile/Kconfig"
1037 source "arch/arm/mach-sunxi/Kconfig"
1039 source "arch/arm/mach-prima2/Kconfig"
1041 source "arch/arm/mach-tegra/Kconfig"
1043 source "arch/arm/mach-u300/Kconfig"
1045 source "arch/arm/mach-ux500/Kconfig"
1047 source "arch/arm/mach-versatile/Kconfig"
1049 source "arch/arm/mach-vexpress/Kconfig"
1050 source "arch/arm/plat-versatile/Kconfig"
1052 source "arch/arm/mach-virt/Kconfig"
1054 source "arch/arm/mach-vt8500/Kconfig"
1056 source "arch/arm/mach-w90x900/Kconfig"
1058 source "arch/arm/mach-zynq/Kconfig"
1060 # Definitions to make life easier
1066 select GENERIC_CLOCKEVENTS
1072 select GENERIC_IRQ_CHIP
1075 config PLAT_ORION_LEGACY
1082 config PLAT_VERSATILE
1085 config ARM_TIMER_SP804
1088 select CLKSRC_OF if OF
1090 source "arch/arm/firmware/Kconfig"
1092 source arch/arm/mm/Kconfig
1096 default 16 if ARCH_EP93XX
1100 bool "Enable iWMMXt support" if !CPU_PJ4
1101 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1102 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1104 Enable support for iWMMXt context switching at run time if
1105 running on a CPU that supports it.
1107 config MULTI_IRQ_HANDLER
1110 Allow each machine to specify it's own IRQ handler at run time.
1113 source "arch/arm/Kconfig-nommu"
1116 config PJ4B_ERRATA_4742
1117 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1118 depends on CPU_PJ4B && MACH_ARMADA_370
1121 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1122 Event (WFE) IDLE states, a specific timing sensitivity exists between
1123 the retiring WFI/WFE instructions and the newly issued subsequent
1124 instructions. This sensitivity can result in a CPU hang scenario.
1126 The software must insert either a Data Synchronization Barrier (DSB)
1127 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1130 config ARM_ERRATA_326103
1131 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1134 Executing a SWP instruction to read-only memory does not set bit 11
1135 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1136 treat the access as a read, preventing a COW from occurring and
1137 causing the faulting task to livelock.
1139 config ARM_ERRATA_411920
1140 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1141 depends on CPU_V6 || CPU_V6K
1143 Invalidation of the Instruction Cache operation can
1144 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1145 It does not affect the MPCore. This option enables the ARM Ltd.
1146 recommended workaround.
1148 config ARM_ERRATA_430973
1149 bool "ARM errata: Stale prediction on replaced interworking branch"
1152 This option enables the workaround for the 430973 Cortex-A8
1153 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1154 interworking branch is replaced with another code sequence at the
1155 same virtual address, whether due to self-modifying code or virtual
1156 to physical address re-mapping, Cortex-A8 does not recover from the
1157 stale interworking branch prediction. This results in Cortex-A8
1158 executing the new code sequence in the incorrect ARM or Thumb state.
1159 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1160 and also flushes the branch target cache at every context switch.
1161 Note that setting specific bits in the ACTLR register may not be
1162 available in non-secure mode.
1164 config ARM_ERRATA_458693
1165 bool "ARM errata: Processor deadlock when a false hazard is created"
1167 depends on !ARCH_MULTIPLATFORM
1169 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1170 erratum. For very specific sequences of memory operations, it is
1171 possible for a hazard condition intended for a cache line to instead
1172 be incorrectly associated with a different cache line. This false
1173 hazard might then cause a processor deadlock. The workaround enables
1174 the L1 caching of the NEON accesses and disables the PLD instruction
1175 in the ACTLR register. Note that setting specific bits in the ACTLR
1176 register may not be available in non-secure mode.
1178 config ARM_ERRATA_460075
1179 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1181 depends on !ARCH_MULTIPLATFORM
1183 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1184 erratum. Any asynchronous access to the L2 cache may encounter a
1185 situation in which recent store transactions to the L2 cache are lost
1186 and overwritten with stale memory contents from external memory. The
1187 workaround disables the write-allocate mode for the L2 cache via the
1188 ACTLR register. Note that setting specific bits in the ACTLR register
1189 may not be available in non-secure mode.
1191 config ARM_ERRATA_742230
1192 bool "ARM errata: DMB operation may be faulty"
1193 depends on CPU_V7 && SMP
1194 depends on !ARCH_MULTIPLATFORM
1196 This option enables the workaround for the 742230 Cortex-A9
1197 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1198 between two write operations may not ensure the correct visibility
1199 ordering of the two writes. This workaround sets a specific bit in
1200 the diagnostic register of the Cortex-A9 which causes the DMB
1201 instruction to behave as a DSB, ensuring the correct behaviour of
1204 config ARM_ERRATA_742231
1205 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1206 depends on CPU_V7 && SMP
1207 depends on !ARCH_MULTIPLATFORM
1209 This option enables the workaround for the 742231 Cortex-A9
1210 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1211 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1212 accessing some data located in the same cache line, may get corrupted
1213 data due to bad handling of the address hazard when the line gets
1214 replaced from one of the CPUs at the same time as another CPU is
1215 accessing it. This workaround sets specific bits in the diagnostic
1216 register of the Cortex-A9 which reduces the linefill issuing
1217 capabilities of the processor.
1219 config PL310_ERRATA_588369
1220 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1221 depends on CACHE_L2X0
1223 The PL310 L2 cache controller implements three types of Clean &
1224 Invalidate maintenance operations: by Physical Address
1225 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1226 They are architecturally defined to behave as the execution of a
1227 clean operation followed immediately by an invalidate operation,
1228 both performing to the same memory location. This functionality
1229 is not correctly implemented in PL310 as clean lines are not
1230 invalidated as a result of these operations.
1232 config ARM_ERRATA_643719
1233 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1234 depends on CPU_V7 && SMP
1236 This option enables the workaround for the 643719 Cortex-A9 (prior to
1237 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1238 register returns zero when it should return one. The workaround
1239 corrects this value, ensuring cache maintenance operations which use
1240 it behave as intended and avoiding data corruption.
1242 config ARM_ERRATA_720789
1243 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1246 This option enables the workaround for the 720789 Cortex-A9 (prior to
1247 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1248 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1249 As a consequence of this erratum, some TLB entries which should be
1250 invalidated are not, resulting in an incoherency in the system page
1251 tables. The workaround changes the TLB flushing routines to invalidate
1252 entries regardless of the ASID.
1254 config PL310_ERRATA_727915
1255 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1256 depends on CACHE_L2X0
1258 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1259 operation (offset 0x7FC). This operation runs in background so that
1260 PL310 can handle normal accesses while it is in progress. Under very
1261 rare circumstances, due to this erratum, write data can be lost when
1262 PL310 treats a cacheable write transaction during a Clean &
1263 Invalidate by Way operation.
1265 config ARM_ERRATA_743622
1266 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1268 depends on !ARCH_MULTIPLATFORM
1270 This option enables the workaround for the 743622 Cortex-A9
1271 (r2p*) erratum. Under very rare conditions, a faulty
1272 optimisation in the Cortex-A9 Store Buffer may lead to data
1273 corruption. This workaround sets a specific bit in the diagnostic
1274 register of the Cortex-A9 which disables the Store Buffer
1275 optimisation, preventing the defect from occurring. This has no
1276 visible impact on the overall performance or power consumption of the
1279 config ARM_ERRATA_751472
1280 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1282 depends on !ARCH_MULTIPLATFORM
1284 This option enables the workaround for the 751472 Cortex-A9 (prior
1285 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1286 completion of a following broadcasted operation if the second
1287 operation is received by a CPU before the ICIALLUIS has completed,
1288 potentially leading to corrupted entries in the cache or TLB.
1290 config PL310_ERRATA_753970
1291 bool "PL310 errata: cache sync operation may be faulty"
1292 depends on CACHE_PL310
1294 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1296 Under some condition the effect of cache sync operation on
1297 the store buffer still remains when the operation completes.
1298 This means that the store buffer is always asked to drain and
1299 this prevents it from merging any further writes. The workaround
1300 is to replace the normal offset of cache sync operation (0x730)
1301 by another offset targeting an unmapped PL310 register 0x740.
1302 This has the same effect as the cache sync operation: store buffer
1303 drain and waiting for all buffers empty.
1305 config ARM_ERRATA_754322
1306 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1309 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1310 r3p*) erratum. A speculative memory access may cause a page table walk
1311 which starts prior to an ASID switch but completes afterwards. This
1312 can populate the micro-TLB with a stale entry which may be hit with
1313 the new ASID. This workaround places two dsb instructions in the mm
1314 switching code so that no page table walks can cross the ASID switch.
1316 config ARM_ERRATA_754327
1317 bool "ARM errata: no automatic Store Buffer drain"
1318 depends on CPU_V7 && SMP
1320 This option enables the workaround for the 754327 Cortex-A9 (prior to
1321 r2p0) erratum. The Store Buffer does not have any automatic draining
1322 mechanism and therefore a livelock may occur if an external agent
1323 continuously polls a memory location waiting to observe an update.
1324 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1325 written polling loops from denying visibility of updates to memory.
1327 config ARM_ERRATA_364296
1328 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1331 This options enables the workaround for the 364296 ARM1136
1332 r0p2 erratum (possible cache data corruption with
1333 hit-under-miss enabled). It sets the undocumented bit 31 in
1334 the auxiliary control register and the FI bit in the control
1335 register, thus disabling hit-under-miss without putting the
1336 processor into full low interrupt latency mode. ARM11MPCore
1339 config ARM_ERRATA_764369
1340 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1341 depends on CPU_V7 && SMP
1343 This option enables the workaround for erratum 764369
1344 affecting Cortex-A9 MPCore with two or more processors (all
1345 current revisions). Under certain timing circumstances, a data
1346 cache line maintenance operation by MVA targeting an Inner
1347 Shareable memory region may fail to proceed up to either the
1348 Point of Coherency or to the Point of Unification of the
1349 system. This workaround adds a DSB instruction before the
1350 relevant cache maintenance functions and sets a specific bit
1351 in the diagnostic control register of the SCU.
1353 config PL310_ERRATA_769419
1354 bool "PL310 errata: no automatic Store Buffer drain"
1355 depends on CACHE_L2X0
1357 On revisions of the PL310 prior to r3p2, the Store Buffer does
1358 not automatically drain. This can cause normal, non-cacheable
1359 writes to be retained when the memory system is idle, leading
1360 to suboptimal I/O performance for drivers using coherent DMA.
1361 This option adds a write barrier to the cpu_idle loop so that,
1362 on systems with an outer cache, the store buffer is drained
1365 config ARM_ERRATA_775420
1366 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1369 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1370 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1371 operation aborts with MMU exception, it might cause the processor
1372 to deadlock. This workaround puts DSB before executing ISB if
1373 an abort may occur on cache maintenance.
1375 config ARM_ERRATA_798181
1376 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1377 depends on CPU_V7 && SMP
1379 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1380 adequately shooting down all use of the old entries. This
1381 option enables the Linux kernel workaround for this erratum
1382 which sends an IPI to the CPUs that are running the same ASID
1383 as the one being invalidated.
1385 config ARM_ERRATA_773022
1386 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1389 This option enables the workaround for the 773022 Cortex-A15
1390 (up to r0p4) erratum. In certain rare sequences of code, the
1391 loop buffer may deliver incorrect instructions. This
1392 workaround disables the loop buffer to avoid the erratum.
1396 source "arch/arm/common/Kconfig"
1406 Find out whether you have ISA slots on your motherboard. ISA is the
1407 name of a bus system, i.e. the way the CPU talks to the other stuff
1408 inside your box. Other bus systems are PCI, EISA, MicroChannel
1409 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1410 newer boards don't support it. If you have ISA, say Y, otherwise N.
1412 # Select ISA DMA controller support
1417 # Select ISA DMA interface
1422 bool "PCI support" if MIGHT_HAVE_PCI
1424 Find out whether you have a PCI motherboard. PCI is the name of a
1425 bus system, i.e. the way the CPU talks to the other stuff inside
1426 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1427 VESA. If you have PCI, say Y, otherwise N.
1433 config PCI_NANOENGINE
1434 bool "BSE nanoEngine PCI support"
1435 depends on SA1100_NANOENGINE
1437 Enable PCI on the BSE nanoEngine board.
1442 config PCI_HOST_ITE8152
1444 depends on PCI && MACH_ARMCORE
1448 source "drivers/pci/Kconfig"
1449 source "drivers/pci/pcie/Kconfig"
1451 source "drivers/pcmcia/Kconfig"
1455 menu "Kernel Features"
1460 This option should be selected by machines which have an SMP-
1463 The only effect of this option is to make the SMP-related
1464 options available to the user for configuration.
1467 bool "Symmetric Multi-Processing"
1468 depends on CPU_V6K || CPU_V7
1469 depends on GENERIC_CLOCKEVENTS
1471 depends on MMU || ARM_MPU
1473 This enables support for systems with more than one CPU. If you have
1474 a system with only one CPU, say N. If you have a system with more
1475 than one CPU, say Y.
1477 If you say N here, the kernel will run on uni- and multiprocessor
1478 machines, but will use only one CPU of a multiprocessor machine. If
1479 you say Y here, the kernel will run on many, but not all,
1480 uniprocessor machines. On a uniprocessor machine, the kernel
1481 will run faster if you say N here.
1483 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1484 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1485 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1487 If you don't know what to do here, say N.
1490 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1491 depends on SMP && !XIP_KERNEL && MMU
1494 SMP kernels contain instructions which fail on non-SMP processors.
1495 Enabling this option allows the kernel to modify itself to make
1496 these instructions safe. Disabling it allows about 1K of space
1499 If you don't know what to do here, say Y.
1501 config ARM_CPU_TOPOLOGY
1502 bool "Support cpu topology definition"
1503 depends on SMP && CPU_V7
1506 Support ARM cpu topology definition. The MPIDR register defines
1507 affinity between processors which is then used to describe the cpu
1508 topology of an ARM System.
1511 bool "Multi-core scheduler support"
1512 depends on ARM_CPU_TOPOLOGY
1514 Multi-core scheduler support improves the CPU scheduler's decision
1515 making when dealing with multi-core CPU chips at a cost of slightly
1516 increased overhead in some places. If unsure say N here.
1519 bool "SMT scheduler support"
1520 depends on ARM_CPU_TOPOLOGY
1522 Improves the CPU scheduler's decision making when dealing with
1523 MultiThreading at a cost of slightly increased overhead in some
1524 places. If unsure say N here.
1529 This option enables support for the ARM system coherency unit
1531 config HAVE_ARM_ARCH_TIMER
1532 bool "Architected timer support"
1534 select ARM_ARCH_TIMER
1535 select GENERIC_CLOCKEVENTS
1537 This option enables support for the ARM architected timer
1542 select CLKSRC_OF if OF
1544 This options enables support for the ARM timer and watchdog unit
1547 bool "Multi-Cluster Power Management"
1548 depends on CPU_V7 && SMP
1550 This option provides the common power management infrastructure
1551 for (multi-)cluster based systems, such as big.LITTLE based
1555 bool "big.LITTLE support (Experimental)"
1556 depends on CPU_V7 && SMP
1559 This option enables support selections for the big.LITTLE
1560 system architecture.
1563 bool "big.LITTLE switcher support"
1564 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1566 select ARM_CPU_SUSPEND
1568 The big.LITTLE "switcher" provides the core functionality to
1569 transparently handle transition between a cluster of A15's
1570 and a cluster of A7's in a big.LITTLE system.
1572 config BL_SWITCHER_DUMMY_IF
1573 tristate "Simple big.LITTLE switcher user interface"
1574 depends on BL_SWITCHER && DEBUG_KERNEL
1576 This is a simple and dummy char dev interface to control
1577 the big.LITTLE switcher core code. It is meant for
1578 debugging purposes only.
1581 prompt "Memory split"
1585 Select the desired split between kernel and user memory.
1587 If you are not absolutely sure what you are doing, leave this
1591 bool "3G/1G user/kernel split"
1593 bool "2G/2G user/kernel split"
1595 bool "1G/3G user/kernel split"
1600 default PHYS_OFFSET if !MMU
1601 default 0x40000000 if VMSPLIT_1G
1602 default 0x80000000 if VMSPLIT_2G
1606 int "Maximum number of CPUs (2-32)"
1612 bool "Support for hot-pluggable CPUs"
1615 Say Y here to experiment with turning CPUs off and on. CPUs
1616 can be controlled through /sys/devices/system/cpu.
1619 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1622 Say Y here if you want Linux to communicate with system firmware
1623 implementing the PSCI specification for CPU-centric power
1624 management operations described in ARM document number ARM DEN
1625 0022A ("Power State Coordination Interface System Software on
1628 # The GPIO number here must be sorted by descending number. In case of
1629 # a multiplatform kernel, we just want the highest value required by the
1630 # selected platforms.
1633 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1634 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1635 default 392 if ARCH_U8500
1636 default 352 if ARCH_VT8500
1637 default 288 if ARCH_SUNXI
1638 default 264 if MACH_H4700
1641 Maximum number of GPIOs in the system.
1643 If unsure, leave the default value.
1645 source kernel/Kconfig.preempt
1649 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1650 ARCH_S5PV210 || ARCH_EXYNOS4
1651 default AT91_TIMER_HZ if ARCH_AT91
1652 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1656 depends on HZ_FIXED = 0
1657 prompt "Timer frequency"
1681 default HZ_FIXED if HZ_FIXED != 0
1682 default 100 if HZ_100
1683 default 200 if HZ_200
1684 default 250 if HZ_250
1685 default 300 if HZ_300
1686 default 500 if HZ_500
1690 def_bool HIGH_RES_TIMERS
1692 config THUMB2_KERNEL
1693 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1694 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1695 default y if CPU_THUMBONLY
1697 select ARM_ASM_UNIFIED
1700 By enabling this option, the kernel will be compiled in
1701 Thumb-2 mode. A compiler/assembler that understand the unified
1702 ARM-Thumb syntax is needed.
1706 config THUMB2_AVOID_R_ARM_THM_JUMP11
1707 bool "Work around buggy Thumb-2 short branch relocations in gas"
1708 depends on THUMB2_KERNEL && MODULES
1711 Various binutils versions can resolve Thumb-2 branches to
1712 locally-defined, preemptible global symbols as short-range "b.n"
1713 branch instructions.
1715 This is a problem, because there's no guarantee the final
1716 destination of the symbol, or any candidate locations for a
1717 trampoline, are within range of the branch. For this reason, the
1718 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1719 relocation in modules at all, and it makes little sense to add
1722 The symptom is that the kernel fails with an "unsupported
1723 relocation" error when loading some modules.
1725 Until fixed tools are available, passing
1726 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1727 code which hits this problem, at the cost of a bit of extra runtime
1728 stack usage in some cases.
1730 The problem is described in more detail at:
1731 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1733 Only Thumb-2 kernels are affected.
1735 Unless you are sure your tools don't have this problem, say Y.
1737 config ARM_ASM_UNIFIED
1741 bool "Use the ARM EABI to compile the kernel"
1743 This option allows for the kernel to be compiled using the latest
1744 ARM ABI (aka EABI). This is only useful if you are using a user
1745 space environment that is also compiled with EABI.
1747 Since there are major incompatibilities between the legacy ABI and
1748 EABI, especially with regard to structure member alignment, this
1749 option also changes the kernel syscall calling convention to
1750 disambiguate both ABIs and allow for backward compatibility support
1751 (selected with CONFIG_OABI_COMPAT).
1753 To use this you need GCC version 4.0.0 or later.
1756 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1757 depends on AEABI && !THUMB2_KERNEL
1759 This option preserves the old syscall interface along with the
1760 new (ARM EABI) one. It also provides a compatibility layer to
1761 intercept syscalls that have structure arguments which layout
1762 in memory differs between the legacy ABI and the new ARM EABI
1763 (only for non "thumb" binaries). This option adds a tiny
1764 overhead to all syscalls and produces a slightly larger kernel.
1766 The seccomp filter system will not be available when this is
1767 selected, since there is no way yet to sensibly distinguish
1768 between calling conventions during filtering.
1770 If you know you'll be using only pure EABI user space then you
1771 can say N here. If this option is not selected and you attempt
1772 to execute a legacy ABI binary then the result will be
1773 UNPREDICTABLE (in fact it can be predicted that it won't work
1774 at all). If in doubt say N.
1776 config ARCH_HAS_HOLES_MEMORYMODEL
1779 config ARCH_SPARSEMEM_ENABLE
1782 config ARCH_SPARSEMEM_DEFAULT
1783 def_bool ARCH_SPARSEMEM_ENABLE
1785 config ARCH_SELECT_MEMORY_MODEL
1786 def_bool ARCH_SPARSEMEM_ENABLE
1788 config HAVE_ARCH_PFN_VALID
1789 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1792 bool "High Memory Support"
1795 The address space of ARM processors is only 4 Gigabytes large
1796 and it has to accommodate user address space, kernel address
1797 space as well as some memory mapped IO. That means that, if you
1798 have a large amount of physical memory and/or IO, not all of the
1799 memory can be "permanently mapped" by the kernel. The physical
1800 memory that is not permanently mapped is called "high memory".
1802 Depending on the selected kernel/user memory split, minimum
1803 vmalloc space and actual amount of RAM, you may not need this
1804 option which should result in a slightly faster kernel.
1809 bool "Allocate 2nd-level pagetables from highmem"
1812 config HW_PERF_EVENTS
1813 bool "Enable hardware performance counter support for perf events"
1814 depends on PERF_EVENTS
1817 Enable hardware performance counter support for perf events. If
1818 disabled, perf events will use software events only.
1820 config SYS_SUPPORTS_HUGETLBFS
1824 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1828 config ARCH_WANT_GENERAL_HUGETLB
1833 config FORCE_MAX_ZONEORDER
1834 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1835 range 11 64 if ARCH_SHMOBILE_LEGACY
1836 default "12" if SOC_AM33XX
1837 default "9" if SA1111 || ARCH_EFM32
1840 The kernel memory allocator divides physically contiguous memory
1841 blocks into "zones", where each zone is a power of two number of
1842 pages. This option selects the largest power of two that the kernel
1843 keeps in the memory allocator. If you need to allocate very large
1844 blocks of physically contiguous memory, then you may need to
1845 increase this value.
1847 This config option is actually maximum order plus one. For example,
1848 a value of 11 means that the largest free memory block is 2^10 pages.
1850 config ALIGNMENT_TRAP
1852 depends on CPU_CP15_MMU
1853 default y if !ARCH_EBSA110
1854 select HAVE_PROC_CPU if PROC_FS
1856 ARM processors cannot fetch/store information which is not
1857 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1858 address divisible by 4. On 32-bit ARM processors, these non-aligned
1859 fetch/store instructions will be emulated in software if you say
1860 here, which has a severe performance impact. This is necessary for
1861 correct operation of some network protocols. With an IP-only
1862 configuration it is safe to say N, otherwise say Y.
1864 config UACCESS_WITH_MEMCPY
1865 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1867 default y if CPU_FEROCEON
1869 Implement faster copy_to_user and clear_user methods for CPU
1870 cores where a 8-word STM instruction give significantly higher
1871 memory write throughput than a sequence of individual 32bit stores.
1873 A possible side effect is a slight increase in scheduling latency
1874 between threads sharing the same address space if they invoke
1875 such copy operations with large buffers.
1877 However, if the CPU data cache is using a write-allocate mode,
1878 this option is unlikely to provide any performance gain.
1882 prompt "Enable seccomp to safely compute untrusted bytecode"
1884 This kernel feature is useful for number crunching applications
1885 that may need to compute untrusted bytecode during their
1886 execution. By using pipes or other transports made available to
1887 the process as file descriptors supporting the read/write
1888 syscalls, it's possible to isolate those applications in
1889 their own address space using seccomp. Once seccomp is
1890 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1891 and the task is only allowed to execute a few safe syscalls
1892 defined by each seccomp mode.
1905 bool "Xen guest support on ARM (EXPERIMENTAL)"
1906 depends on ARM && AEABI && OF
1907 depends on CPU_V7 && !CPU_V6
1908 depends on !GENERIC_ATOMIC64
1912 select ARCH_DMA_ADDR_T_64BIT
1914 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1921 bool "Flattened Device Tree support"
1924 select OF_EARLY_FLATTREE
1926 Include support for flattened device tree machine descriptions.
1929 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1932 This is the traditional way of passing data to the kernel at boot
1933 time. If you are solely relying on the flattened device tree (or
1934 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1935 to remove ATAGS support from your kernel binary. If unsure,
1938 config DEPRECATED_PARAM_STRUCT
1939 bool "Provide old way to pass kernel parameters"
1942 This was deprecated in 2001 and announced to live on for 5 years.
1943 Some old boot loaders still use this way.
1945 # Compressed boot loader in ROM. Yes, we really want to ask about
1946 # TEXT and BSS so we preserve their values in the config files.
1947 config ZBOOT_ROM_TEXT
1948 hex "Compressed ROM boot loader base address"
1951 The physical address at which the ROM-able zImage is to be
1952 placed in the target. Platforms which normally make use of
1953 ROM-able zImage formats normally set this to a suitable
1954 value in their defconfig file.
1956 If ZBOOT_ROM is not enabled, this has no effect.
1958 config ZBOOT_ROM_BSS
1959 hex "Compressed ROM boot loader BSS address"
1962 The base address of an area of read/write memory in the target
1963 for the ROM-able zImage which must be available while the
1964 decompressor is running. It must be large enough to hold the
1965 entire decompressed kernel plus an additional 128 KiB.
1966 Platforms which normally make use of ROM-able zImage formats
1967 normally set this to a suitable value in their defconfig file.
1969 If ZBOOT_ROM is not enabled, this has no effect.
1972 bool "Compressed boot loader in ROM/flash"
1973 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1974 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1976 Say Y here if you intend to execute your compressed kernel image
1977 (zImage) directly from ROM or flash. If unsure, say N.
1980 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1981 depends on ZBOOT_ROM && ARCH_SH7372
1982 default ZBOOT_ROM_NONE
1984 Include experimental SD/MMC loading code in the ROM-able zImage.
1985 With this enabled it is possible to write the ROM-able zImage
1986 kernel image to an MMC or SD card and boot the kernel straight
1987 from the reset vector. At reset the processor Mask ROM will load
1988 the first part of the ROM-able zImage which in turn loads the
1989 rest the kernel image to RAM.
1991 config ZBOOT_ROM_NONE
1992 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1994 Do not load image from SD or MMC
1996 config ZBOOT_ROM_MMCIF
1997 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1999 Load image from MMCIF hardware block.
2001 config ZBOOT_ROM_SH_MOBILE_SDHI
2002 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
2004 Load image from SDHI hardware block
2008 config ARM_APPENDED_DTB
2009 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2012 With this option, the boot code will look for a device tree binary
2013 (DTB) appended to zImage
2014 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2016 This is meant as a backward compatibility convenience for those
2017 systems with a bootloader that can't be upgraded to accommodate
2018 the documented boot protocol using a device tree.
2020 Beware that there is very little in terms of protection against
2021 this option being confused by leftover garbage in memory that might
2022 look like a DTB header after a reboot if no actual DTB is appended
2023 to zImage. Do not leave this option active in a production kernel
2024 if you don't intend to always append a DTB. Proper passing of the
2025 location into r2 of a bootloader provided DTB is always preferable
2028 config ARM_ATAG_DTB_COMPAT
2029 bool "Supplement the appended DTB with traditional ATAG information"
2030 depends on ARM_APPENDED_DTB
2032 Some old bootloaders can't be updated to a DTB capable one, yet
2033 they provide ATAGs with memory configuration, the ramdisk address,
2034 the kernel cmdline string, etc. Such information is dynamically
2035 provided by the bootloader and can't always be stored in a static
2036 DTB. To allow a device tree enabled kernel to be used with such
2037 bootloaders, this option allows zImage to extract the information
2038 from the ATAG list and store it at run time into the appended DTB.
2041 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2042 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2044 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2045 bool "Use bootloader kernel arguments if available"
2047 Uses the command-line options passed by the boot loader instead of
2048 the device tree bootargs property. If the boot loader doesn't provide
2049 any, the device tree bootargs property will be used.
2051 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2052 bool "Extend with bootloader kernel arguments"
2054 The command-line arguments provided by the boot loader will be
2055 appended to the the device tree bootargs property.
2060 string "Default kernel command string"
2063 On some architectures (EBSA110 and CATS), there is currently no way
2064 for the boot loader to pass arguments to the kernel. For these
2065 architectures, you should supply some command-line options at build
2066 time by entering them here. As a minimum, you should specify the
2067 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2070 prompt "Kernel command line type" if CMDLINE != ""
2071 default CMDLINE_FROM_BOOTLOADER
2074 config CMDLINE_FROM_BOOTLOADER
2075 bool "Use bootloader kernel arguments if available"
2077 Uses the command-line options passed by the boot loader. If
2078 the boot loader doesn't provide any, the default kernel command
2079 string provided in CMDLINE will be used.
2081 config CMDLINE_EXTEND
2082 bool "Extend bootloader kernel arguments"
2084 The command-line arguments provided by the boot loader will be
2085 appended to the default kernel command string.
2087 config CMDLINE_FORCE
2088 bool "Always use the default kernel command string"
2090 Always use the default kernel command string, even if the boot
2091 loader passes other arguments to the kernel.
2092 This is useful if you cannot or don't want to change the
2093 command-line options your boot loader passes to the kernel.
2097 bool "Kernel Execute-In-Place from ROM"
2098 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
2100 Execute-In-Place allows the kernel to run from non-volatile storage
2101 directly addressable by the CPU, such as NOR flash. This saves RAM
2102 space since the text section of the kernel is not loaded from flash
2103 to RAM. Read-write sections, such as the data section and stack,
2104 are still copied to RAM. The XIP kernel is not compressed since
2105 it has to run directly from flash, so it will take more space to
2106 store it. The flash address used to link the kernel object files,
2107 and for storing it, is configuration dependent. Therefore, if you
2108 say Y here, you must know the proper physical address where to
2109 store the kernel image depending on your own flash memory usage.
2111 Also note that the make target becomes "make xipImage" rather than
2112 "make zImage" or "make Image". The final kernel binary to put in
2113 ROM memory will be arch/arm/boot/xipImage.
2117 config XIP_PHYS_ADDR
2118 hex "XIP Kernel Physical Location"
2119 depends on XIP_KERNEL
2120 default "0x00080000"
2122 This is the physical address in your flash memory the kernel will
2123 be linked for and stored to. This address is dependent on your
2127 bool "Kexec system call (EXPERIMENTAL)"
2128 depends on (!SMP || PM_SLEEP_SMP)
2130 kexec is a system call that implements the ability to shutdown your
2131 current kernel, and to start another kernel. It is like a reboot
2132 but it is independent of the system firmware. And like a reboot
2133 you can start any kernel with it, not just Linux.
2135 It is an ongoing process to be certain the hardware in a machine
2136 is properly shutdown, so do not be surprised if this code does not
2137 initially work for you.
2140 bool "Export atags in procfs"
2141 depends on ATAGS && KEXEC
2144 Should the atags used to boot the kernel be exported in an "atags"
2145 file in procfs. Useful with kexec.
2148 bool "Build kdump crash kernel (EXPERIMENTAL)"
2150 Generate crash dump after being started by kexec. This should
2151 be normally only set in special crash dump kernels which are
2152 loaded in the main kernel with kexec-tools into a specially
2153 reserved region and then later executed after a crash by
2154 kdump/kexec. The crash dump kernel must be compiled to a
2155 memory address not used by the main kernel
2157 For more details see Documentation/kdump/kdump.txt
2159 config AUTO_ZRELADDR
2160 bool "Auto calculation of the decompressed kernel image address"
2162 ZRELADDR is the physical address where the decompressed kernel
2163 image will be placed. If AUTO_ZRELADDR is selected, the address
2164 will be determined at run-time by masking the current IP with
2165 0xf8000000. This assumes the zImage being placed in the first 128MB
2166 from start of memory.
2170 menu "CPU Power Management"
2173 source "drivers/cpufreq/Kconfig"
2176 source "drivers/cpuidle/Kconfig"
2180 menu "Floating point emulation"
2182 comment "At least one emulation must be selected"
2185 bool "NWFPE math emulation"
2186 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2188 Say Y to include the NWFPE floating point emulator in the kernel.
2189 This is necessary to run most binaries. Linux does not currently
2190 support floating point hardware so you need to say Y here even if
2191 your machine has an FPA or floating point co-processor podule.
2193 You may say N here if you are going to load the Acorn FPEmulator
2194 early in the bootup.
2197 bool "Support extended precision"
2198 depends on FPE_NWFPE
2200 Say Y to include 80-bit support in the kernel floating-point
2201 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2202 Note that gcc does not generate 80-bit operations by default,
2203 so in most cases this option only enlarges the size of the
2204 floating point emulator without any good reason.
2206 You almost surely want to say N here.
2209 bool "FastFPE math emulation (EXPERIMENTAL)"
2210 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2212 Say Y here to include the FAST floating point emulator in the kernel.
2213 This is an experimental much faster emulator which now also has full
2214 precision for the mantissa. It does not support any exceptions.
2215 It is very simple, and approximately 3-6 times faster than NWFPE.
2217 It should be sufficient for most programs. It may be not suitable
2218 for scientific calculations, but you have to check this for yourself.
2219 If you do not feel you need a faster FP emulation you should better
2223 bool "VFP-format floating point maths"
2224 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2226 Say Y to include VFP support code in the kernel. This is needed
2227 if your hardware includes a VFP unit.
2229 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2230 release notes and additional status information.
2232 Say N if your target does not have VFP hardware.
2240 bool "Advanced SIMD (NEON) Extension support"
2241 depends on VFPv3 && CPU_V7
2243 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2246 config KERNEL_MODE_NEON
2247 bool "Support for NEON in kernel mode"
2248 depends on NEON && AEABI
2250 Say Y to include support for NEON in kernel mode.
2254 menu "Userspace binary formats"
2256 source "fs/Kconfig.binfmt"
2259 tristate "RISC OS personality"
2262 Say Y here to include the kernel code necessary if you want to run
2263 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2264 experimental; if this sounds frightening, say N and sleep in peace.
2265 You can also say M here to compile this support as a module (which
2266 will be called arthur).
2270 menu "Power management options"
2272 source "kernel/power/Kconfig"
2274 config ARCH_SUSPEND_POSSIBLE
2275 depends on !ARCH_S5PC100
2276 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2277 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2280 config ARM_CPU_SUSPEND
2285 source "net/Kconfig"
2287 source "drivers/Kconfig"
2291 source "arch/arm/Kconfig.debug"
2293 source "security/Kconfig"
2295 source "crypto/Kconfig"
2297 source "lib/Kconfig"
2299 source "arch/arm/kvm/Kconfig"