4 select ARCH_HAVE_CUSTOM_GPIO_H
6 select HAVE_DMA_API_DEBUG
7 select HAVE_IDE if PCI || ISA || PCMCIA
9 select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
12 select SYS_SUPPORTS_APM_EMULATION
13 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
14 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
15 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
17 select HAVE_ARCH_TRACEHOOK
18 select HAVE_KPROBES if !XIP_KERNEL
19 select HAVE_KRETPROBES if (HAVE_KPROBES)
20 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
21 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
22 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
23 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
24 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
25 select HAVE_GENERIC_DMA_COHERENT
26 select HAVE_KERNEL_GZIP
27 select HAVE_KERNEL_LZO
28 select HAVE_KERNEL_LZMA
31 select HAVE_PERF_EVENTS
32 select PERF_USE_VMALLOC
33 select HAVE_REGS_AND_STACK_ACCESS_API
34 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
35 select HAVE_C_RECORDMCOUNT
36 select HAVE_GENERIC_HARDIRQS
37 select HARDIRQS_SW_RESEND
38 select GENERIC_IRQ_PROBE
39 select GENERIC_IRQ_SHOW
40 select GENERIC_IRQ_PROBE
41 select HARDIRQS_SW_RESEND
42 select CPU_PM if (SUSPEND || CPU_IDLE)
43 select GENERIC_PCI_IOMAP
45 select GENERIC_SMP_IDLE_THREAD
47 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
49 The ARM series is a line of low-power-consumption RISC chip designs
50 licensed by ARM Ltd and targeted at embedded applications and
51 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
52 manufactured, but legacy ARM-based PC hardware remains popular in
53 Europe. There is an ARM Linux project with a web page at
54 <http://www.arm.linux.org.uk/>.
56 config ARM_HAS_SG_CHAIN
59 config NEED_SG_DMA_LENGTH
62 config ARM_DMA_USE_IOMMU
63 select NEED_SG_DMA_LENGTH
64 select ARM_HAS_SG_CHAIN
73 config SYS_SUPPORTS_APM_EMULATION
81 select GENERIC_ALLOCATOR
92 The Extended Industry Standard Architecture (EISA) bus was
93 developed as an open alternative to the IBM MicroChannel bus.
95 The EISA bus provided some of the features of the IBM MicroChannel
96 bus while maintaining backward compatibility with cards made for
97 the older ISA bus. The EISA bus saw limited use between 1988 and
98 1995 when it was made obsolete by the PCI bus.
100 Say Y here if you are building a kernel for an EISA-based machine.
107 config STACKTRACE_SUPPORT
111 config HAVE_LATENCYTOP_SUPPORT
116 config LOCKDEP_SUPPORT
120 config TRACE_IRQFLAGS_SUPPORT
124 config GENERIC_LOCKBREAK
127 depends on SMP && PREEMPT
129 config RWSEM_GENERIC_SPINLOCK
133 config RWSEM_XCHGADD_ALGORITHM
136 config ARCH_HAS_ILOG2_U32
139 config ARCH_HAS_ILOG2_U64
142 config ARCH_HAS_CPUFREQ
145 Internal node to signify that the ARCH has CPUFREQ support
146 and that the relevant menu configurations are displayed for
149 config GENERIC_HWEIGHT
153 config GENERIC_CALIBRATE_DELAY
157 config ARCH_MAY_HAVE_PC_FDC
163 config NEED_DMA_MAP_STATE
166 config ARCH_HAS_DMA_SET_COHERENT_MASK
169 config GENERIC_ISA_DMA
175 config NEED_RET_TO_USER
183 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
184 default DRAM_BASE if REMAP_VECTORS_TO_RAM
187 The base address of exception vectors.
189 config ARM_PATCH_PHYS_VIRT
190 bool "Patch physical to virtual translations at runtime" if EMBEDDED
192 depends on !XIP_KERNEL && MMU
193 depends on !ARCH_REALVIEW || !SPARSEMEM
195 Patch phys-to-virt and virt-to-phys translation functions at
196 boot and module load time according to the position of the
197 kernel in system memory.
199 This can only be used with non-XIP MMU kernels where the base
200 of physical memory is at a 16MB boundary.
202 Only disable this option if you know that you do not require
203 this feature (eg, building a kernel for a single machine) and
204 you need to shrink the kernel to the minimal size.
206 config NEED_MACH_IO_H
209 Select this when mach/io.h is required to provide special
210 definitions for this platform. The need for mach/io.h should
211 be avoided when possible.
213 config NEED_MACH_MEMORY_H
216 Select this when mach/memory.h is required to provide special
217 definitions for this platform. The need for mach/memory.h should
218 be avoided when possible.
221 hex "Physical address of main memory" if MMU
222 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
223 default DRAM_BASE if !MMU
225 Please provide the physical address corresponding to the
226 location of main memory in your system.
232 source "init/Kconfig"
234 source "kernel/Kconfig.freezer"
239 bool "MMU-based Paged Memory Management Support"
242 Select if you want MMU-based virtualised addressing space
243 support by paged memory management. If unsure, say 'Y'.
246 # The "ARM system type" choice list is ordered alphabetically by option
247 # text. Please add new entries in the option alphabetic order.
250 prompt "ARM system type"
251 default ARCH_VERSATILE
253 config ARCH_INTEGRATOR
254 bool "ARM Ltd. Integrator family"
256 select ARCH_HAS_CPUFREQ
258 select HAVE_MACH_CLKDEV
261 select GENERIC_CLOCKEVENTS
262 select PLAT_VERSATILE
263 select PLAT_VERSATILE_FPGA_IRQ
264 select NEED_MACH_IO_H
265 select NEED_MACH_MEMORY_H
267 select MULTI_IRQ_HANDLER
269 Support for ARM's Integrator platform.
272 bool "ARM Ltd. RealView family"
275 select HAVE_MACH_CLKDEV
277 select GENERIC_CLOCKEVENTS
278 select ARCH_WANT_OPTIONAL_GPIOLIB
279 select PLAT_VERSATILE
280 select PLAT_VERSATILE_CLCD
281 select ARM_TIMER_SP804
282 select GPIO_PL061 if GPIOLIB
283 select NEED_MACH_MEMORY_H
285 This enables support for ARM Ltd RealView boards.
287 config ARCH_VERSATILE
288 bool "ARM Ltd. Versatile family"
292 select HAVE_MACH_CLKDEV
294 select GENERIC_CLOCKEVENTS
295 select ARCH_WANT_OPTIONAL_GPIOLIB
296 select NEED_MACH_IO_H if PCI
297 select PLAT_VERSATILE
298 select PLAT_VERSATILE_CLCD
299 select PLAT_VERSATILE_FPGA_IRQ
300 select ARM_TIMER_SP804
302 This enables support for ARM Ltd Versatile board.
305 bool "ARM Ltd. Versatile Express family"
306 select ARCH_WANT_OPTIONAL_GPIOLIB
308 select ARM_TIMER_SP804
310 select HAVE_MACH_CLKDEV
311 select GENERIC_CLOCKEVENTS
313 select HAVE_PATA_PLATFORM
316 select PLAT_VERSATILE
317 select PLAT_VERSATILE_CLCD
319 This enables support for the ARM Ltd Versatile Express boards.
323 select ARCH_REQUIRE_GPIOLIB
327 select NEED_MACH_IO_H if PCCARD
329 This enables support for systems based on Atmel
330 AT91RM9200 and AT91SAM9* processors.
333 bool "Broadcom BCMRING"
337 select ARM_TIMER_SP804
339 select GENERIC_CLOCKEVENTS
340 select ARCH_WANT_OPTIONAL_GPIOLIB
342 Support for Broadcom's BCMRing platform.
345 bool "Calxeda Highbank-based"
346 select ARCH_WANT_OPTIONAL_GPIOLIB
349 select ARM_TIMER_SP804
353 select GENERIC_CLOCKEVENTS
359 Support for the Calxeda Highbank SoC based boards.
362 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
364 select ARCH_USES_GETTIMEOFFSET
365 select NEED_MACH_MEMORY_H
367 Support for Cirrus Logic 711x/721x/731x based boards.
370 bool "Cavium Networks CNS3XXX family"
372 select GENERIC_CLOCKEVENTS
374 select MIGHT_HAVE_CACHE_L2X0
375 select MIGHT_HAVE_PCI
376 select PCI_DOMAINS if PCI
378 Support for Cavium Networks CNS3XXX platform.
381 bool "Cortina Systems Gemini"
383 select ARCH_REQUIRE_GPIOLIB
384 select ARCH_USES_GETTIMEOFFSET
386 Support for the Cortina Systems Gemini family SoCs
389 bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
392 select GENERIC_CLOCKEVENTS
394 select GENERIC_IRQ_CHIP
395 select MIGHT_HAVE_CACHE_L2X0
401 Support for CSR SiRFSoC ARM Cortex A9 Platform
408 select ARCH_USES_GETTIMEOFFSET
409 select NEED_MACH_IO_H
410 select NEED_MACH_MEMORY_H
412 This is an evaluation board for the StrongARM processor available
413 from Digital. It has limited hardware on-board, including an
414 Ethernet interface, two PCMCIA sockets, two serial ports and a
423 select ARCH_REQUIRE_GPIOLIB
424 select ARCH_HAS_HOLES_MEMORYMODEL
425 select ARCH_USES_GETTIMEOFFSET
426 select NEED_MACH_MEMORY_H
428 This enables support for the Cirrus EP93xx series of CPUs.
430 config ARCH_FOOTBRIDGE
434 select GENERIC_CLOCKEVENTS
436 select NEED_MACH_IO_H
437 select NEED_MACH_MEMORY_H
439 Support for systems based on the DC21285 companion chip
440 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
443 bool "Freescale MXC/iMX-based"
444 select GENERIC_CLOCKEVENTS
445 select ARCH_REQUIRE_GPIOLIB
448 select GENERIC_IRQ_CHIP
449 select MULTI_IRQ_HANDLER
451 Support for Freescale MXC/iMX-based family of processors
454 bool "Freescale MXS-based"
455 select GENERIC_CLOCKEVENTS
456 select ARCH_REQUIRE_GPIOLIB
460 select HAVE_CLK_PREPARE
464 Support for Freescale MXS-based family of processors
467 bool "Hilscher NetX based"
471 select GENERIC_CLOCKEVENTS
473 This enables support for systems based on the Hilscher NetX Soc
476 bool "Hynix HMS720x-based"
479 select ARCH_USES_GETTIMEOFFSET
481 This enables support for systems based on the Hynix HMS720x
489 select ARCH_SUPPORTS_MSI
491 select NEED_MACH_IO_H
492 select NEED_MACH_MEMORY_H
493 select NEED_RET_TO_USER
495 Support for Intel's IOP13XX (XScale) family of processors.
501 select NEED_MACH_IO_H
502 select NEED_RET_TO_USER
505 select ARCH_REQUIRE_GPIOLIB
507 Support for Intel's 80219 and IOP32X (XScale) family of
514 select NEED_MACH_IO_H
515 select NEED_RET_TO_USER
518 select ARCH_REQUIRE_GPIOLIB
520 Support for Intel's IOP33X (XScale) family of processors.
525 select ARCH_HAS_DMA_SET_COHERENT_MASK
528 select ARCH_REQUIRE_GPIOLIB
529 select GENERIC_CLOCKEVENTS
530 select MIGHT_HAVE_PCI
531 select NEED_MACH_IO_H
532 select DMABOUNCE if PCI
534 Support for Intel's IXP4XX (XScale) family of processors.
540 select ARCH_REQUIRE_GPIOLIB
541 select GENERIC_CLOCKEVENTS
542 select NEED_MACH_IO_H
545 Support for the Marvell Dove SoC 88AP510
548 bool "Marvell Kirkwood"
551 select ARCH_REQUIRE_GPIOLIB
552 select GENERIC_CLOCKEVENTS
553 select NEED_MACH_IO_H
556 Support for the following Marvell Kirkwood series SoCs:
557 88F6180, 88F6192 and 88F6281.
563 select ARCH_REQUIRE_GPIOLIB
566 select USB_ARCH_HAS_OHCI
568 select GENERIC_CLOCKEVENTS
571 Support for the NXP LPC32XX family of processors
574 bool "Marvell MV78xx0"
577 select ARCH_REQUIRE_GPIOLIB
578 select GENERIC_CLOCKEVENTS
579 select NEED_MACH_IO_H
582 Support for the following Marvell MV78xx0 series SoCs:
590 select ARCH_REQUIRE_GPIOLIB
591 select GENERIC_CLOCKEVENTS
592 select NEED_MACH_IO_H
595 Support for the following Marvell Orion 5x series SoCs:
596 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
597 Orion-2 (5281), Orion-1-90 (6183).
600 bool "Marvell PXA168/910/MMP2"
602 select ARCH_REQUIRE_GPIOLIB
604 select GENERIC_CLOCKEVENTS
609 select GENERIC_ALLOCATOR
611 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
614 bool "Micrel/Kendin KS8695"
616 select ARCH_REQUIRE_GPIOLIB
617 select ARCH_USES_GETTIMEOFFSET
618 select NEED_MACH_MEMORY_H
620 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
621 System-on-Chip devices.
624 bool "Nuvoton W90X900 CPU"
626 select ARCH_REQUIRE_GPIOLIB
629 select GENERIC_CLOCKEVENTS
631 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
632 At present, the w90x900 has been renamed nuc900, regarding
633 the ARM series product line, you can login the following
634 link address to know more.
636 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
637 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
643 select GENERIC_CLOCKEVENTS
647 select MIGHT_HAVE_CACHE_L2X0
648 select NEED_MACH_IO_H if PCI
649 select ARCH_HAS_CPUFREQ
651 This enables support for NVIDIA Tegra based systems (Tegra APX,
652 Tegra 6xx and Tegra 2 series).
654 config ARCH_PICOXCELL
655 bool "Picochip picoXcell"
656 select ARCH_REQUIRE_GPIOLIB
657 select ARM_PATCH_PHYS_VIRT
661 select GENERIC_CLOCKEVENTS
668 This enables support for systems based on the Picochip picoXcell
669 family of Femtocell devices. The picoxcell support requires device tree
673 bool "Philips Nexperia PNX4008 Mobile"
676 select ARCH_USES_GETTIMEOFFSET
678 This enables support for Philips PNX4008 mobile platform.
681 bool "PXA2xx/PXA3xx-based"
684 select ARCH_HAS_CPUFREQ
687 select ARCH_REQUIRE_GPIOLIB
688 select GENERIC_CLOCKEVENTS
693 select MULTI_IRQ_HANDLER
694 select ARM_CPU_SUSPEND if PM
697 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
702 select GENERIC_CLOCKEVENTS
703 select ARCH_REQUIRE_GPIOLIB
706 Support for Qualcomm MSM/QSD based systems. This runs on the
707 apps processor of the MSM/QSD and depends on a shared memory
708 interface to the modem processor which runs the baseband
709 stack and controls some vital subsystems
710 (clock and power control, etc).
713 bool "Renesas SH-Mobile / R-Mobile"
716 select HAVE_MACH_CLKDEV
718 select GENERIC_CLOCKEVENTS
719 select MIGHT_HAVE_CACHE_L2X0
722 select MULTI_IRQ_HANDLER
723 select PM_GENERIC_DOMAINS if PM
724 select NEED_MACH_MEMORY_H
726 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
732 select ARCH_MAY_HAVE_PC_FDC
733 select HAVE_PATA_PLATFORM
736 select ARCH_SPARSEMEM_ENABLE
737 select ARCH_USES_GETTIMEOFFSET
739 select NEED_MACH_IO_H
740 select NEED_MACH_MEMORY_H
742 On the Acorn Risc-PC, Linux can support the internal IDE disk and
743 CD-ROM interface, serial and parallel port, and the floppy drive.
750 select ARCH_SPARSEMEM_ENABLE
752 select ARCH_HAS_CPUFREQ
754 select GENERIC_CLOCKEVENTS
756 select ARCH_REQUIRE_GPIOLIB
758 select NEED_MACH_MEMORY_H
761 Support for StrongARM 11x0 based boards.
764 bool "Samsung S3C24XX SoCs"
766 select ARCH_HAS_CPUFREQ
769 select ARCH_USES_GETTIMEOFFSET
770 select HAVE_S3C2410_I2C if I2C
771 select HAVE_S3C_RTC if RTC_CLASS
772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
773 select NEED_MACH_IO_H
775 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
776 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
777 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
778 Samsung SMDK2410 development board (and derivatives).
781 bool "Samsung S3C64XX"
789 select ARCH_USES_GETTIMEOFFSET
790 select ARCH_HAS_CPUFREQ
791 select ARCH_REQUIRE_GPIOLIB
792 select SAMSUNG_CLKSRC
793 select SAMSUNG_IRQ_VIC_TIMER
794 select S3C_GPIO_TRACK
796 select USB_ARCH_HAS_OHCI
797 select SAMSUNG_GPIOLIB_4BIT
798 select HAVE_S3C2410_I2C if I2C
799 select HAVE_S3C2410_WATCHDOG if WATCHDOG
801 Samsung S3C64XX series based systems
804 bool "Samsung S5P6440 S5P6450"
810 select HAVE_S3C2410_WATCHDOG if WATCHDOG
811 select GENERIC_CLOCKEVENTS
812 select HAVE_S3C2410_I2C if I2C
813 select HAVE_S3C_RTC if RTC_CLASS
815 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
819 bool "Samsung S5PC100"
824 select ARCH_USES_GETTIMEOFFSET
825 select HAVE_S3C2410_I2C if I2C
826 select HAVE_S3C_RTC if RTC_CLASS
827 select HAVE_S3C2410_WATCHDOG if WATCHDOG
829 Samsung S5PC100 series based systems
832 bool "Samsung S5PV210/S5PC110"
834 select ARCH_SPARSEMEM_ENABLE
835 select ARCH_HAS_HOLES_MEMORYMODEL
840 select ARCH_HAS_CPUFREQ
841 select GENERIC_CLOCKEVENTS
842 select HAVE_S3C2410_I2C if I2C
843 select HAVE_S3C_RTC if RTC_CLASS
844 select HAVE_S3C2410_WATCHDOG if WATCHDOG
845 select NEED_MACH_MEMORY_H
847 Samsung S5PV210/S5PC110 series based systems
850 bool "SAMSUNG EXYNOS"
852 select ARCH_SPARSEMEM_ENABLE
853 select ARCH_HAS_HOLES_MEMORYMODEL
857 select ARCH_HAS_CPUFREQ
858 select GENERIC_CLOCKEVENTS
859 select HAVE_S3C_RTC if RTC_CLASS
860 select HAVE_S3C2410_I2C if I2C
861 select HAVE_S3C2410_WATCHDOG if WATCHDOG
862 select NEED_MACH_MEMORY_H
864 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
873 select ARCH_USES_GETTIMEOFFSET
874 select NEED_MACH_MEMORY_H
875 select NEED_MACH_IO_H
877 Support for the StrongARM based Digital DNARD machine, also known
878 as "Shark" (<http://www.shark-linux.de/shark.html>).
881 bool "ST-Ericsson U300 Series"
887 select ARM_PATCH_PHYS_VIRT
889 select GENERIC_CLOCKEVENTS
891 select HAVE_MACH_CLKDEV
893 select ARCH_REQUIRE_GPIOLIB
895 Support for ST-Ericsson U300 series mobile platforms.
898 bool "ST-Ericsson U8500 Series"
902 select GENERIC_CLOCKEVENTS
904 select ARCH_REQUIRE_GPIOLIB
905 select ARCH_HAS_CPUFREQ
907 select MIGHT_HAVE_CACHE_L2X0
909 Support for ST-Ericsson's Ux500 architecture
912 bool "STMicroelectronics Nomadik"
917 select GENERIC_CLOCKEVENTS
919 select MIGHT_HAVE_CACHE_L2X0
920 select ARCH_REQUIRE_GPIOLIB
922 Support for the Nomadik platform by ST-Ericsson
926 select GENERIC_CLOCKEVENTS
927 select ARCH_REQUIRE_GPIOLIB
931 select GENERIC_ALLOCATOR
932 select GENERIC_IRQ_CHIP
933 select ARCH_HAS_HOLES_MEMORYMODEL
935 Support for TI's DaVinci platform.
940 select ARCH_REQUIRE_GPIOLIB
941 select ARCH_HAS_CPUFREQ
943 select GENERIC_CLOCKEVENTS
944 select ARCH_HAS_HOLES_MEMORYMODEL
946 Support for TI's OMAP platform (OMAP1/2/3/4).
951 select ARCH_REQUIRE_GPIOLIB
955 select GENERIC_CLOCKEVENTS
958 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
961 bool "VIA/WonderMedia 85xx"
964 select ARCH_HAS_CPUFREQ
965 select GENERIC_CLOCKEVENTS
966 select ARCH_REQUIRE_GPIOLIB
969 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
972 bool "Xilinx Zynq ARM Cortex A9 Platform"
974 select GENERIC_CLOCKEVENTS
979 select MIGHT_HAVE_CACHE_L2X0
982 Support for Xilinx Zynq ARM Cortex A9 Platform
986 # This is sorted alphabetically by mach-* pathname. However, plat-*
987 # Kconfigs may be included either alphabetically (according to the
988 # plat- suffix) or along side the corresponding mach-* source.
990 source "arch/arm/mach-at91/Kconfig"
992 source "arch/arm/mach-bcmring/Kconfig"
994 source "arch/arm/mach-clps711x/Kconfig"
996 source "arch/arm/mach-cns3xxx/Kconfig"
998 source "arch/arm/mach-davinci/Kconfig"
1000 source "arch/arm/mach-dove/Kconfig"
1002 source "arch/arm/mach-ep93xx/Kconfig"
1004 source "arch/arm/mach-footbridge/Kconfig"
1006 source "arch/arm/mach-gemini/Kconfig"
1008 source "arch/arm/mach-h720x/Kconfig"
1010 source "arch/arm/mach-integrator/Kconfig"
1012 source "arch/arm/mach-iop32x/Kconfig"
1014 source "arch/arm/mach-iop33x/Kconfig"
1016 source "arch/arm/mach-iop13xx/Kconfig"
1018 source "arch/arm/mach-ixp4xx/Kconfig"
1020 source "arch/arm/mach-kirkwood/Kconfig"
1022 source "arch/arm/mach-ks8695/Kconfig"
1024 source "arch/arm/mach-lpc32xx/Kconfig"
1026 source "arch/arm/mach-msm/Kconfig"
1028 source "arch/arm/mach-mv78xx0/Kconfig"
1030 source "arch/arm/plat-mxc/Kconfig"
1032 source "arch/arm/mach-mxs/Kconfig"
1034 source "arch/arm/mach-netx/Kconfig"
1036 source "arch/arm/mach-nomadik/Kconfig"
1037 source "arch/arm/plat-nomadik/Kconfig"
1039 source "arch/arm/plat-omap/Kconfig"
1041 source "arch/arm/mach-omap1/Kconfig"
1043 source "arch/arm/mach-omap2/Kconfig"
1045 source "arch/arm/mach-orion5x/Kconfig"
1047 source "arch/arm/mach-pxa/Kconfig"
1048 source "arch/arm/plat-pxa/Kconfig"
1050 source "arch/arm/mach-mmp/Kconfig"
1052 source "arch/arm/mach-realview/Kconfig"
1054 source "arch/arm/mach-sa1100/Kconfig"
1056 source "arch/arm/plat-samsung/Kconfig"
1057 source "arch/arm/plat-s3c24xx/Kconfig"
1059 source "arch/arm/plat-spear/Kconfig"
1061 source "arch/arm/mach-s3c24xx/Kconfig"
1063 source "arch/arm/mach-s3c2412/Kconfig"
1064 source "arch/arm/mach-s3c2440/Kconfig"
1068 source "arch/arm/mach-s3c64xx/Kconfig"
1071 source "arch/arm/mach-s5p64x0/Kconfig"
1073 source "arch/arm/mach-s5pc100/Kconfig"
1075 source "arch/arm/mach-s5pv210/Kconfig"
1077 source "arch/arm/mach-exynos/Kconfig"
1079 source "arch/arm/mach-shmobile/Kconfig"
1081 source "arch/arm/mach-tegra/Kconfig"
1083 source "arch/arm/mach-u300/Kconfig"
1085 source "arch/arm/mach-ux500/Kconfig"
1087 source "arch/arm/mach-versatile/Kconfig"
1089 source "arch/arm/mach-vexpress/Kconfig"
1090 source "arch/arm/plat-versatile/Kconfig"
1092 source "arch/arm/mach-vt8500/Kconfig"
1094 source "arch/arm/mach-w90x900/Kconfig"
1096 # Definitions to make life easier
1102 select GENERIC_CLOCKEVENTS
1107 select GENERIC_IRQ_CHIP
1113 config PLAT_VERSATILE
1116 config ARM_TIMER_SP804
1119 select HAVE_SCHED_CLOCK
1121 source arch/arm/mm/Kconfig
1125 default 16 if ARCH_EP93XX
1129 bool "Enable iWMMXt support"
1130 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1131 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
1133 Enable support for iWMMXt context switching at run time if
1134 running on a CPU that supports it.
1138 depends on CPU_XSCALE
1142 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
1143 (!ARCH_OMAP3 || OMAP3_EMU)
1147 config MULTI_IRQ_HANDLER
1150 Allow each machine to specify it's own IRQ handler at run time.
1153 source "arch/arm/Kconfig-nommu"
1156 config ARM_ERRATA_326103
1157 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1160 Executing a SWP instruction to read-only memory does not set bit 11
1161 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1162 treat the access as a read, preventing a COW from occurring and
1163 causing the faulting task to livelock.
1165 config ARM_ERRATA_411920
1166 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1167 depends on CPU_V6 || CPU_V6K
1169 Invalidation of the Instruction Cache operation can
1170 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1171 It does not affect the MPCore. This option enables the ARM Ltd.
1172 recommended workaround.
1174 config ARM_ERRATA_430973
1175 bool "ARM errata: Stale prediction on replaced interworking branch"
1178 This option enables the workaround for the 430973 Cortex-A8
1179 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1180 interworking branch is replaced with another code sequence at the
1181 same virtual address, whether due to self-modifying code or virtual
1182 to physical address re-mapping, Cortex-A8 does not recover from the
1183 stale interworking branch prediction. This results in Cortex-A8
1184 executing the new code sequence in the incorrect ARM or Thumb state.
1185 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1186 and also flushes the branch target cache at every context switch.
1187 Note that setting specific bits in the ACTLR register may not be
1188 available in non-secure mode.
1190 config ARM_ERRATA_458693
1191 bool "ARM errata: Processor deadlock when a false hazard is created"
1194 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1195 erratum. For very specific sequences of memory operations, it is
1196 possible for a hazard condition intended for a cache line to instead
1197 be incorrectly associated with a different cache line. This false
1198 hazard might then cause a processor deadlock. The workaround enables
1199 the L1 caching of the NEON accesses and disables the PLD instruction
1200 in the ACTLR register. Note that setting specific bits in the ACTLR
1201 register may not be available in non-secure mode.
1203 config ARM_ERRATA_460075
1204 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1207 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1208 erratum. Any asynchronous access to the L2 cache may encounter a
1209 situation in which recent store transactions to the L2 cache are lost
1210 and overwritten with stale memory contents from external memory. The
1211 workaround disables the write-allocate mode for the L2 cache via the
1212 ACTLR register. Note that setting specific bits in the ACTLR register
1213 may not be available in non-secure mode.
1215 config ARM_ERRATA_742230
1216 bool "ARM errata: DMB operation may be faulty"
1217 depends on CPU_V7 && SMP
1219 This option enables the workaround for the 742230 Cortex-A9
1220 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1221 between two write operations may not ensure the correct visibility
1222 ordering of the two writes. This workaround sets a specific bit in
1223 the diagnostic register of the Cortex-A9 which causes the DMB
1224 instruction to behave as a DSB, ensuring the correct behaviour of
1227 config ARM_ERRATA_742231
1228 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1229 depends on CPU_V7 && SMP
1231 This option enables the workaround for the 742231 Cortex-A9
1232 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1233 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1234 accessing some data located in the same cache line, may get corrupted
1235 data due to bad handling of the address hazard when the line gets
1236 replaced from one of the CPUs at the same time as another CPU is
1237 accessing it. This workaround sets specific bits in the diagnostic
1238 register of the Cortex-A9 which reduces the linefill issuing
1239 capabilities of the processor.
1241 config PL310_ERRATA_588369
1242 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1243 depends on CACHE_L2X0
1245 The PL310 L2 cache controller implements three types of Clean &
1246 Invalidate maintenance operations: by Physical Address
1247 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1248 They are architecturally defined to behave as the execution of a
1249 clean operation followed immediately by an invalidate operation,
1250 both performing to the same memory location. This functionality
1251 is not correctly implemented in PL310 as clean lines are not
1252 invalidated as a result of these operations.
1254 config ARM_ERRATA_720789
1255 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1258 This option enables the workaround for the 720789 Cortex-A9 (prior to
1259 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1260 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1261 As a consequence of this erratum, some TLB entries which should be
1262 invalidated are not, resulting in an incoherency in the system page
1263 tables. The workaround changes the TLB flushing routines to invalidate
1264 entries regardless of the ASID.
1266 config PL310_ERRATA_727915
1267 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1268 depends on CACHE_L2X0
1270 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1271 operation (offset 0x7FC). This operation runs in background so that
1272 PL310 can handle normal accesses while it is in progress. Under very
1273 rare circumstances, due to this erratum, write data can be lost when
1274 PL310 treats a cacheable write transaction during a Clean &
1275 Invalidate by Way operation.
1277 config ARM_ERRATA_743622
1278 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1281 This option enables the workaround for the 743622 Cortex-A9
1282 (r2p*) erratum. Under very rare conditions, a faulty
1283 optimisation in the Cortex-A9 Store Buffer may lead to data
1284 corruption. This workaround sets a specific bit in the diagnostic
1285 register of the Cortex-A9 which disables the Store Buffer
1286 optimisation, preventing the defect from occurring. This has no
1287 visible impact on the overall performance or power consumption of the
1290 config ARM_ERRATA_751472
1291 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1294 This option enables the workaround for the 751472 Cortex-A9 (prior
1295 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1296 completion of a following broadcasted operation if the second
1297 operation is received by a CPU before the ICIALLUIS has completed,
1298 potentially leading to corrupted entries in the cache or TLB.
1300 config PL310_ERRATA_753970
1301 bool "PL310 errata: cache sync operation may be faulty"
1302 depends on CACHE_PL310
1304 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1306 Under some condition the effect of cache sync operation on
1307 the store buffer still remains when the operation completes.
1308 This means that the store buffer is always asked to drain and
1309 this prevents it from merging any further writes. The workaround
1310 is to replace the normal offset of cache sync operation (0x730)
1311 by another offset targeting an unmapped PL310 register 0x740.
1312 This has the same effect as the cache sync operation: store buffer
1313 drain and waiting for all buffers empty.
1315 config ARM_ERRATA_754322
1316 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1319 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1320 r3p*) erratum. A speculative memory access may cause a page table walk
1321 which starts prior to an ASID switch but completes afterwards. This
1322 can populate the micro-TLB with a stale entry which may be hit with
1323 the new ASID. This workaround places two dsb instructions in the mm
1324 switching code so that no page table walks can cross the ASID switch.
1326 config ARM_ERRATA_754327
1327 bool "ARM errata: no automatic Store Buffer drain"
1328 depends on CPU_V7 && SMP
1330 This option enables the workaround for the 754327 Cortex-A9 (prior to
1331 r2p0) erratum. The Store Buffer does not have any automatic draining
1332 mechanism and therefore a livelock may occur if an external agent
1333 continuously polls a memory location waiting to observe an update.
1334 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1335 written polling loops from denying visibility of updates to memory.
1337 config ARM_ERRATA_364296
1338 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1339 depends on CPU_V6 && !SMP
1341 This options enables the workaround for the 364296 ARM1136
1342 r0p2 erratum (possible cache data corruption with
1343 hit-under-miss enabled). It sets the undocumented bit 31 in
1344 the auxiliary control register and the FI bit in the control
1345 register, thus disabling hit-under-miss without putting the
1346 processor into full low interrupt latency mode. ARM11MPCore
1349 config ARM_ERRATA_764369
1350 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1351 depends on CPU_V7 && SMP
1353 This option enables the workaround for erratum 764369
1354 affecting Cortex-A9 MPCore with two or more processors (all
1355 current revisions). Under certain timing circumstances, a data
1356 cache line maintenance operation by MVA targeting an Inner
1357 Shareable memory region may fail to proceed up to either the
1358 Point of Coherency or to the Point of Unification of the
1359 system. This workaround adds a DSB instruction before the
1360 relevant cache maintenance functions and sets a specific bit
1361 in the diagnostic control register of the SCU.
1363 config PL310_ERRATA_769419
1364 bool "PL310 errata: no automatic Store Buffer drain"
1365 depends on CACHE_L2X0
1367 On revisions of the PL310 prior to r3p2, the Store Buffer does
1368 not automatically drain. This can cause normal, non-cacheable
1369 writes to be retained when the memory system is idle, leading
1370 to suboptimal I/O performance for drivers using coherent DMA.
1371 This option adds a write barrier to the cpu_idle loop so that,
1372 on systems with an outer cache, the store buffer is drained
1377 source "arch/arm/common/Kconfig"
1387 Find out whether you have ISA slots on your motherboard. ISA is the
1388 name of a bus system, i.e. the way the CPU talks to the other stuff
1389 inside your box. Other bus systems are PCI, EISA, MicroChannel
1390 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1391 newer boards don't support it. If you have ISA, say Y, otherwise N.
1393 # Select ISA DMA controller support
1398 # Select ISA DMA interface
1403 bool "PCI support" if MIGHT_HAVE_PCI
1405 Find out whether you have a PCI motherboard. PCI is the name of a
1406 bus system, i.e. the way the CPU talks to the other stuff inside
1407 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1408 VESA. If you have PCI, say Y, otherwise N.
1414 config PCI_NANOENGINE
1415 bool "BSE nanoEngine PCI support"
1416 depends on SA1100_NANOENGINE
1418 Enable PCI on the BSE nanoEngine board.
1423 # Select the host bridge type
1424 config PCI_HOST_VIA82C505
1426 depends on PCI && ARCH_SHARK
1429 config PCI_HOST_ITE8152
1431 depends on PCI && MACH_ARMCORE
1435 source "drivers/pci/Kconfig"
1437 source "drivers/pcmcia/Kconfig"
1441 menu "Kernel Features"
1446 This option should be selected by machines which have an SMP-
1449 The only effect of this option is to make the SMP-related
1450 options available to the user for configuration.
1453 bool "Symmetric Multi-Processing"
1454 depends on CPU_V6K || CPU_V7
1455 depends on GENERIC_CLOCKEVENTS
1458 select USE_GENERIC_SMP_HELPERS
1459 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1461 This enables support for systems with more than one CPU. If you have
1462 a system with only one CPU, like most personal computers, say N. If
1463 you have a system with more than one CPU, say Y.
1465 If you say N here, the kernel will run on single and multiprocessor
1466 machines, but will use only one CPU of a multiprocessor machine. If
1467 you say Y here, the kernel will run on many, but not all, single
1468 processor machines. On a single processor machine, the kernel will
1469 run faster if you say N here.
1471 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1472 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1473 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1475 If you don't know what to do here, say N.
1478 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1479 depends on EXPERIMENTAL
1480 depends on SMP && !XIP_KERNEL
1483 SMP kernels contain instructions which fail on non-SMP processors.
1484 Enabling this option allows the kernel to modify itself to make
1485 these instructions safe. Disabling it allows about 1K of space
1488 If you don't know what to do here, say Y.
1490 config ARM_CPU_TOPOLOGY
1491 bool "Support cpu topology definition"
1492 depends on SMP && CPU_V7
1495 Support ARM cpu topology definition. The MPIDR register defines
1496 affinity between processors which is then used to describe the cpu
1497 topology of an ARM System.
1500 bool "Multi-core scheduler support"
1501 depends on ARM_CPU_TOPOLOGY
1503 Multi-core scheduler support improves the CPU scheduler's decision
1504 making when dealing with multi-core CPU chips at a cost of slightly
1505 increased overhead in some places. If unsure say N here.
1508 bool "SMT scheduler support"
1509 depends on ARM_CPU_TOPOLOGY
1511 Improves the CPU scheduler's decision making when dealing with
1512 MultiThreading at a cost of slightly increased overhead in some
1513 places. If unsure say N here.
1518 This option enables support for the ARM system coherency unit
1520 config ARM_ARCH_TIMER
1521 bool "Architected timer support"
1524 This option enables support for the ARM architected timer
1530 This options enables support for the ARM timer and watchdog unit
1533 prompt "Memory split"
1536 Select the desired split between kernel and user memory.
1538 If you are not absolutely sure what you are doing, leave this
1542 bool "3G/1G user/kernel split"
1544 bool "2G/2G user/kernel split"
1546 bool "1G/3G user/kernel split"
1551 default 0x40000000 if VMSPLIT_1G
1552 default 0x80000000 if VMSPLIT_2G
1556 int "Maximum number of CPUs (2-32)"
1562 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1563 depends on SMP && HOTPLUG && EXPERIMENTAL
1565 Say Y here to experiment with turning CPUs off and on. CPUs
1566 can be controlled through /sys/devices/system/cpu.
1569 bool "Use local timer interrupts"
1572 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1574 Enable support for local timers on SMP platforms, rather then the
1575 legacy IPI broadcast method. Local timers allows the system
1576 accounting to be spread across the timer interval, preventing a
1577 "thundering herd" at every timer tick.
1581 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1582 default 355 if ARCH_U8500
1583 default 264 if MACH_H4700
1586 Maximum number of GPIOs in the system.
1588 If unsure, leave the default value.
1590 source kernel/Kconfig.preempt
1594 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1595 ARCH_S5PV210 || ARCH_EXYNOS4
1596 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1597 default AT91_TIMER_HZ if ARCH_AT91
1598 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1601 config THUMB2_KERNEL
1602 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
1603 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
1605 select ARM_ASM_UNIFIED
1608 By enabling this option, the kernel will be compiled in
1609 Thumb-2 mode. A compiler/assembler that understand the unified
1610 ARM-Thumb syntax is needed.
1614 config THUMB2_AVOID_R_ARM_THM_JUMP11
1615 bool "Work around buggy Thumb-2 short branch relocations in gas"
1616 depends on THUMB2_KERNEL && MODULES
1619 Various binutils versions can resolve Thumb-2 branches to
1620 locally-defined, preemptible global symbols as short-range "b.n"
1621 branch instructions.
1623 This is a problem, because there's no guarantee the final
1624 destination of the symbol, or any candidate locations for a
1625 trampoline, are within range of the branch. For this reason, the
1626 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1627 relocation in modules at all, and it makes little sense to add
1630 The symptom is that the kernel fails with an "unsupported
1631 relocation" error when loading some modules.
1633 Until fixed tools are available, passing
1634 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1635 code which hits this problem, at the cost of a bit of extra runtime
1636 stack usage in some cases.
1638 The problem is described in more detail at:
1639 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1641 Only Thumb-2 kernels are affected.
1643 Unless you are sure your tools don't have this problem, say Y.
1645 config ARM_ASM_UNIFIED
1649 bool "Use the ARM EABI to compile the kernel"
1651 This option allows for the kernel to be compiled using the latest
1652 ARM ABI (aka EABI). This is only useful if you are using a user
1653 space environment that is also compiled with EABI.
1655 Since there are major incompatibilities between the legacy ABI and
1656 EABI, especially with regard to structure member alignment, this
1657 option also changes the kernel syscall calling convention to
1658 disambiguate both ABIs and allow for backward compatibility support
1659 (selected with CONFIG_OABI_COMPAT).
1661 To use this you need GCC version 4.0.0 or later.
1664 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1665 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1668 This option preserves the old syscall interface along with the
1669 new (ARM EABI) one. It also provides a compatibility layer to
1670 intercept syscalls that have structure arguments which layout
1671 in memory differs between the legacy ABI and the new ARM EABI
1672 (only for non "thumb" binaries). This option adds a tiny
1673 overhead to all syscalls and produces a slightly larger kernel.
1674 If you know you'll be using only pure EABI user space then you
1675 can say N here. If this option is not selected and you attempt
1676 to execute a legacy ABI binary then the result will be
1677 UNPREDICTABLE (in fact it can be predicted that it won't work
1678 at all). If in doubt say Y.
1680 config ARCH_HAS_HOLES_MEMORYMODEL
1683 config ARCH_SPARSEMEM_ENABLE
1686 config ARCH_SPARSEMEM_DEFAULT
1687 def_bool ARCH_SPARSEMEM_ENABLE
1689 config ARCH_SELECT_MEMORY_MODEL
1690 def_bool ARCH_SPARSEMEM_ENABLE
1692 config HAVE_ARCH_PFN_VALID
1693 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1696 bool "High Memory Support"
1699 The address space of ARM processors is only 4 Gigabytes large
1700 and it has to accommodate user address space, kernel address
1701 space as well as some memory mapped IO. That means that, if you
1702 have a large amount of physical memory and/or IO, not all of the
1703 memory can be "permanently mapped" by the kernel. The physical
1704 memory that is not permanently mapped is called "high memory".
1706 Depending on the selected kernel/user memory split, minimum
1707 vmalloc space and actual amount of RAM, you may not need this
1708 option which should result in a slightly faster kernel.
1713 bool "Allocate 2nd-level pagetables from highmem"
1716 config HW_PERF_EVENTS
1717 bool "Enable hardware performance counter support for perf events"
1718 depends on PERF_EVENTS && CPU_HAS_PMU
1721 Enable hardware performance counter support for perf events. If
1722 disabled, perf events will use software events only.
1726 config FORCE_MAX_ZONEORDER
1727 int "Maximum zone order" if ARCH_SHMOBILE
1728 range 11 64 if ARCH_SHMOBILE
1729 default "9" if SA1111
1732 The kernel memory allocator divides physically contiguous memory
1733 blocks into "zones", where each zone is a power of two number of
1734 pages. This option selects the largest power of two that the kernel
1735 keeps in the memory allocator. If you need to allocate very large
1736 blocks of physically contiguous memory, then you may need to
1737 increase this value.
1739 This config option is actually maximum order plus one. For example,
1740 a value of 11 means that the largest free memory block is 2^10 pages.
1743 bool "Timer and CPU usage LEDs"
1744 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
1745 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1746 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1747 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
1748 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
1749 ARCH_AT91 || ARCH_DAVINCI || \
1750 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1752 If you say Y here, the LEDs on your machine will be used
1753 to provide useful information about your current system status.
1755 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1756 be able to select which LEDs are active using the options below. If
1757 you are compiling a kernel for the EBSA-110 or the LART however, the
1758 red LED will simply flash regularly to indicate that the system is
1759 still functional. It is safe to say Y here if you have a CATS
1760 system, but the driver will do nothing.
1763 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
1764 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1765 || MACH_OMAP_PERSEUS2
1767 depends on !GENERIC_CLOCKEVENTS
1768 default y if ARCH_EBSA110
1770 If you say Y here, one of the system LEDs (the green one on the
1771 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1772 will flash regularly to indicate that the system is still
1773 operational. This is mainly useful to kernel hackers who are
1774 debugging unstable kernels.
1776 The LART uses the same LED for both Timer LED and CPU usage LED
1777 functions. You may choose to use both, but the Timer LED function
1778 will overrule the CPU usage LED.
1781 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
1783 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1784 || MACH_OMAP_PERSEUS2
1787 If you say Y here, the red LED will be used to give a good real
1788 time indication of CPU usage, by lighting whenever the idle task
1789 is not currently executing.
1791 The LART uses the same LED for both Timer LED and CPU usage LED
1792 functions. You may choose to use both, but the Timer LED function
1793 will overrule the CPU usage LED.
1795 config ALIGNMENT_TRAP
1797 depends on CPU_CP15_MMU
1798 default y if !ARCH_EBSA110
1799 select HAVE_PROC_CPU if PROC_FS
1801 ARM processors cannot fetch/store information which is not
1802 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1803 address divisible by 4. On 32-bit ARM processors, these non-aligned
1804 fetch/store instructions will be emulated in software if you say
1805 here, which has a severe performance impact. This is necessary for
1806 correct operation of some network protocols. With an IP-only
1807 configuration it is safe to say N, otherwise say Y.
1809 config UACCESS_WITH_MEMCPY
1810 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1811 depends on MMU && EXPERIMENTAL
1812 default y if CPU_FEROCEON
1814 Implement faster copy_to_user and clear_user methods for CPU
1815 cores where a 8-word STM instruction give significantly higher
1816 memory write throughput than a sequence of individual 32bit stores.
1818 A possible side effect is a slight increase in scheduling latency
1819 between threads sharing the same address space if they invoke
1820 such copy operations with large buffers.
1822 However, if the CPU data cache is using a write-allocate mode,
1823 this option is unlikely to provide any performance gain.
1827 prompt "Enable seccomp to safely compute untrusted bytecode"
1829 This kernel feature is useful for number crunching applications
1830 that may need to compute untrusted bytecode during their
1831 execution. By using pipes or other transports made available to
1832 the process as file descriptors supporting the read/write
1833 syscalls, it's possible to isolate those applications in
1834 their own address space using seccomp. Once seccomp is
1835 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1836 and the task is only allowed to execute a few safe syscalls
1837 defined by each seccomp mode.
1839 config CC_STACKPROTECTOR
1840 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1841 depends on EXPERIMENTAL
1843 This option turns on the -fstack-protector GCC feature. This
1844 feature puts, at the beginning of functions, a canary value on
1845 the stack just before the return address, and validates
1846 the value just before actually returning. Stack based buffer
1847 overflows (that need to overwrite this return address) now also
1848 overwrite the canary, which gets detected and the attack is then
1849 neutralized via a kernel panic.
1850 This feature requires gcc version 4.2 or above.
1852 config DEPRECATED_PARAM_STRUCT
1853 bool "Provide old way to pass kernel parameters"
1855 This was deprecated in 2001 and announced to live on for 5 years.
1856 Some old boot loaders still use this way.
1863 bool "Flattened Device Tree support"
1865 select OF_EARLY_FLATTREE
1868 Include support for flattened device tree machine descriptions.
1870 # Compressed boot loader in ROM. Yes, we really want to ask about
1871 # TEXT and BSS so we preserve their values in the config files.
1872 config ZBOOT_ROM_TEXT
1873 hex "Compressed ROM boot loader base address"
1876 The physical address at which the ROM-able zImage is to be
1877 placed in the target. Platforms which normally make use of
1878 ROM-able zImage formats normally set this to a suitable
1879 value in their defconfig file.
1881 If ZBOOT_ROM is not enabled, this has no effect.
1883 config ZBOOT_ROM_BSS
1884 hex "Compressed ROM boot loader BSS address"
1887 The base address of an area of read/write memory in the target
1888 for the ROM-able zImage which must be available while the
1889 decompressor is running. It must be large enough to hold the
1890 entire decompressed kernel plus an additional 128 KiB.
1891 Platforms which normally make use of ROM-able zImage formats
1892 normally set this to a suitable value in their defconfig file.
1894 If ZBOOT_ROM is not enabled, this has no effect.
1897 bool "Compressed boot loader in ROM/flash"
1898 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1900 Say Y here if you intend to execute your compressed kernel image
1901 (zImage) directly from ROM or flash. If unsure, say N.
1904 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1905 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1906 default ZBOOT_ROM_NONE
1908 Include experimental SD/MMC loading code in the ROM-able zImage.
1909 With this enabled it is possible to write the ROM-able zImage
1910 kernel image to an MMC or SD card and boot the kernel straight
1911 from the reset vector. At reset the processor Mask ROM will load
1912 the first part of the ROM-able zImage which in turn loads the
1913 rest the kernel image to RAM.
1915 config ZBOOT_ROM_NONE
1916 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1918 Do not load image from SD or MMC
1920 config ZBOOT_ROM_MMCIF
1921 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1923 Load image from MMCIF hardware block.
1925 config ZBOOT_ROM_SH_MOBILE_SDHI
1926 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1928 Load image from SDHI hardware block
1932 config ARM_APPENDED_DTB
1933 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1934 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1936 With this option, the boot code will look for a device tree binary
1937 (DTB) appended to zImage
1938 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1940 This is meant as a backward compatibility convenience for those
1941 systems with a bootloader that can't be upgraded to accommodate
1942 the documented boot protocol using a device tree.
1944 Beware that there is very little in terms of protection against
1945 this option being confused by leftover garbage in memory that might
1946 look like a DTB header after a reboot if no actual DTB is appended
1947 to zImage. Do not leave this option active in a production kernel
1948 if you don't intend to always append a DTB. Proper passing of the
1949 location into r2 of a bootloader provided DTB is always preferable
1952 config ARM_ATAG_DTB_COMPAT
1953 bool "Supplement the appended DTB with traditional ATAG information"
1954 depends on ARM_APPENDED_DTB
1956 Some old bootloaders can't be updated to a DTB capable one, yet
1957 they provide ATAGs with memory configuration, the ramdisk address,
1958 the kernel cmdline string, etc. Such information is dynamically
1959 provided by the bootloader and can't always be stored in a static
1960 DTB. To allow a device tree enabled kernel to be used with such
1961 bootloaders, this option allows zImage to extract the information
1962 from the ATAG list and store it at run time into the appended DTB.
1965 string "Default kernel command string"
1968 On some architectures (EBSA110 and CATS), there is currently no way
1969 for the boot loader to pass arguments to the kernel. For these
1970 architectures, you should supply some command-line options at build
1971 time by entering them here. As a minimum, you should specify the
1972 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1975 prompt "Kernel command line type" if CMDLINE != ""
1976 default CMDLINE_FROM_BOOTLOADER
1978 config CMDLINE_FROM_BOOTLOADER
1979 bool "Use bootloader kernel arguments if available"
1981 Uses the command-line options passed by the boot loader. If
1982 the boot loader doesn't provide any, the default kernel command
1983 string provided in CMDLINE will be used.
1985 config CMDLINE_EXTEND
1986 bool "Extend bootloader kernel arguments"
1988 The command-line arguments provided by the boot loader will be
1989 appended to the default kernel command string.
1991 config CMDLINE_FORCE
1992 bool "Always use the default kernel command string"
1994 Always use the default kernel command string, even if the boot
1995 loader passes other arguments to the kernel.
1996 This is useful if you cannot or don't want to change the
1997 command-line options your boot loader passes to the kernel.
2001 bool "Kernel Execute-In-Place from ROM"
2002 depends on !ZBOOT_ROM && !ARM_LPAE
2004 Execute-In-Place allows the kernel to run from non-volatile storage
2005 directly addressable by the CPU, such as NOR flash. This saves RAM
2006 space since the text section of the kernel is not loaded from flash
2007 to RAM. Read-write sections, such as the data section and stack,
2008 are still copied to RAM. The XIP kernel is not compressed since
2009 it has to run directly from flash, so it will take more space to
2010 store it. The flash address used to link the kernel object files,
2011 and for storing it, is configuration dependent. Therefore, if you
2012 say Y here, you must know the proper physical address where to
2013 store the kernel image depending on your own flash memory usage.
2015 Also note that the make target becomes "make xipImage" rather than
2016 "make zImage" or "make Image". The final kernel binary to put in
2017 ROM memory will be arch/arm/boot/xipImage.
2021 config XIP_PHYS_ADDR
2022 hex "XIP Kernel Physical Location"
2023 depends on XIP_KERNEL
2024 default "0x00080000"
2026 This is the physical address in your flash memory the kernel will
2027 be linked for and stored to. This address is dependent on your
2031 bool "Kexec system call (EXPERIMENTAL)"
2032 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2034 kexec is a system call that implements the ability to shutdown your
2035 current kernel, and to start another kernel. It is like a reboot
2036 but it is independent of the system firmware. And like a reboot
2037 you can start any kernel with it, not just Linux.
2039 It is an ongoing process to be certain the hardware in a machine
2040 is properly shutdown, so do not be surprised if this code does not
2041 initially work for you. It may help to enable device hotplugging
2045 bool "Export atags in procfs"
2049 Should the atags used to boot the kernel be exported in an "atags"
2050 file in procfs. Useful with kexec.
2053 bool "Build kdump crash kernel (EXPERIMENTAL)"
2054 depends on EXPERIMENTAL
2056 Generate crash dump after being started by kexec. This should
2057 be normally only set in special crash dump kernels which are
2058 loaded in the main kernel with kexec-tools into a specially
2059 reserved region and then later executed after a crash by
2060 kdump/kexec. The crash dump kernel must be compiled to a
2061 memory address not used by the main kernel
2063 For more details see Documentation/kdump/kdump.txt
2065 config AUTO_ZRELADDR
2066 bool "Auto calculation of the decompressed kernel image address"
2067 depends on !ZBOOT_ROM && !ARCH_U300
2069 ZRELADDR is the physical address where the decompressed kernel
2070 image will be placed. If AUTO_ZRELADDR is selected, the address
2071 will be determined at run-time by masking the current IP with
2072 0xf8000000. This assumes the zImage being placed in the first 128MB
2073 from start of memory.
2077 menu "CPU Power Management"
2081 source "drivers/cpufreq/Kconfig"
2084 tristate "CPUfreq driver for i.MX CPUs"
2085 depends on ARCH_MXC && CPU_FREQ
2087 This enables the CPUfreq driver for i.MX CPUs.
2089 config CPU_FREQ_SA1100
2092 config CPU_FREQ_SA1110
2095 config CPU_FREQ_INTEGRATOR
2096 tristate "CPUfreq driver for ARM Integrator CPUs"
2097 depends on ARCH_INTEGRATOR && CPU_FREQ
2100 This enables the CPUfreq driver for ARM Integrator CPUs.
2102 For details, take a look at <file:Documentation/cpu-freq>.
2108 depends on CPU_FREQ && ARCH_PXA && PXA25x
2110 select CPU_FREQ_TABLE
2111 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2116 Internal configuration node for common cpufreq on Samsung SoC
2118 config CPU_FREQ_S3C24XX
2119 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2120 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
2123 This enables the CPUfreq driver for the Samsung S3C24XX family
2126 For details, take a look at <file:Documentation/cpu-freq>.
2130 config CPU_FREQ_S3C24XX_PLL
2131 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2132 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2134 Compile in support for changing the PLL frequency from the
2135 S3C24XX series CPUfreq driver. The PLL takes time to settle
2136 after a frequency change, so by default it is not enabled.
2138 This also means that the PLL tables for the selected CPU(s) will
2139 be built which may increase the size of the kernel image.
2141 config CPU_FREQ_S3C24XX_DEBUG
2142 bool "Debug CPUfreq Samsung driver core"
2143 depends on CPU_FREQ_S3C24XX
2145 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2147 config CPU_FREQ_S3C24XX_IODEBUG
2148 bool "Debug CPUfreq Samsung driver IO timing"
2149 depends on CPU_FREQ_S3C24XX
2151 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2153 config CPU_FREQ_S3C24XX_DEBUGFS
2154 bool "Export debugfs for CPUFreq"
2155 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2157 Export status information via debugfs.
2161 source "drivers/cpuidle/Kconfig"
2165 menu "Floating point emulation"
2167 comment "At least one emulation must be selected"
2170 bool "NWFPE math emulation"
2171 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2173 Say Y to include the NWFPE floating point emulator in the kernel.
2174 This is necessary to run most binaries. Linux does not currently
2175 support floating point hardware so you need to say Y here even if
2176 your machine has an FPA or floating point co-processor podule.
2178 You may say N here if you are going to load the Acorn FPEmulator
2179 early in the bootup.
2182 bool "Support extended precision"
2183 depends on FPE_NWFPE
2185 Say Y to include 80-bit support in the kernel floating-point
2186 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2187 Note that gcc does not generate 80-bit operations by default,
2188 so in most cases this option only enlarges the size of the
2189 floating point emulator without any good reason.
2191 You almost surely want to say N here.
2194 bool "FastFPE math emulation (EXPERIMENTAL)"
2195 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2197 Say Y here to include the FAST floating point emulator in the kernel.
2198 This is an experimental much faster emulator which now also has full
2199 precision for the mantissa. It does not support any exceptions.
2200 It is very simple, and approximately 3-6 times faster than NWFPE.
2202 It should be sufficient for most programs. It may be not suitable
2203 for scientific calculations, but you have to check this for yourself.
2204 If you do not feel you need a faster FP emulation you should better
2208 bool "VFP-format floating point maths"
2209 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2211 Say Y to include VFP support code in the kernel. This is needed
2212 if your hardware includes a VFP unit.
2214 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2215 release notes and additional status information.
2217 Say N if your target does not have VFP hardware.
2225 bool "Advanced SIMD (NEON) Extension support"
2226 depends on VFPv3 && CPU_V7
2228 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2233 menu "Userspace binary formats"
2235 source "fs/Kconfig.binfmt"
2238 tristate "RISC OS personality"
2241 Say Y here to include the kernel code necessary if you want to run
2242 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2243 experimental; if this sounds frightening, say N and sleep in peace.
2244 You can also say M here to compile this support as a module (which
2245 will be called arthur).
2249 menu "Power management options"
2251 source "kernel/power/Kconfig"
2253 config ARCH_SUSPEND_POSSIBLE
2254 depends on !ARCH_S5PC100 && !ARCH_TEGRA
2255 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2256 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2259 config ARM_CPU_SUSPEND
2264 source "net/Kconfig"
2266 source "drivers/Kconfig"
2270 source "arch/arm/Kconfig.debug"
2272 source "security/Kconfig"
2274 source "crypto/Kconfig"
2276 source "lib/Kconfig"