1 /* SPDX-License-Identifier: GPL-2.0-only */
3 * ARCv2 ISA based core Low Level Intr/Traps/Exceptions(non-TLB) Handling
5 * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
8 #include <linux/linkage.h> /* ARC_{EXTRY,EXIT} */
9 #include <asm/entry.h> /* SAVE_ALL_{INT1,INT2,TRAP...} */
10 #include <asm/errno.h>
11 #include <asm/arcregs.h>
12 #include <asm/irqflags.h>
15 ; A maximum number of supported interrupts in the core interrupt controller.
16 ; This number is not equal to the maximum interrupt number (256) because
17 ; first 16 lines are reserved for exceptions and are not configurable.
18 #define NR_CPU_IRQS 240
24 ;############################ Vector Table #################################
26 .section .vector,"a",@progbits
29 # Initial 16 slots are Exception Vectors
30 VECTOR res_service ; Reset Vector
31 VECTOR mem_service ; Mem exception
32 VECTOR instr_service ; Instrn Error
33 VECTOR EV_MachineCheck ; Fatal Machine check
34 VECTOR EV_TLBMissI ; Intruction TLB miss
35 VECTOR EV_TLBMissD ; Data TLB miss
36 VECTOR EV_TLBProtV ; Protection Violation
37 VECTOR EV_PrivilegeV ; Privilege Violation
38 VECTOR EV_SWI ; Software Breakpoint
39 VECTOR EV_Trap ; Trap exception
40 VECTOR EV_Extension ; Extn Instruction Exception
41 VECTOR EV_DivZero ; Divide by Zero
42 VECTOR EV_DCError ; Data Cache Error
43 VECTOR EV_Misaligned ; Misaligned Data Access
44 VECTOR reserved ; Reserved slots
45 VECTOR reserved ; Reserved slots
47 # Begin Interrupt Vectors
48 VECTOR handle_interrupt ; (16) Timer0
49 VECTOR handle_interrupt ; unused (Timer1)
50 VECTOR handle_interrupt ; unused (WDT)
51 VECTOR handle_interrupt ; (19) Inter core Interrupt (IPI)
52 VECTOR handle_interrupt ; (20) perf Interrupt
53 VECTOR handle_interrupt ; (21) Software Triggered Intr (Self IPI)
54 VECTOR handle_interrupt ; unused
55 VECTOR handle_interrupt ; (23) unused
59 VECTOR handle_interrupt
62 .section .text, "ax",@progbits
65 flag 1 ; Unexpected event, halt
67 ;##################### Interrupt Handling ##############################
69 ENTRY(handle_interrupt)
73 # irq control APIs local_irq_save/restore/disable/enable fiddle with
74 # global interrupt enable bits in STATUS32 (.IE for 1 prio, .E[] for 2 prio)
75 # However a taken interrupt doesn't clear these bits. Thus irqs_disabled()
76 # query in hard ISR path would return false (since .IE is set) which would
77 # trips genirq interrupt handling asserts.
79 # So do a "soft" disable of interrutps here.
81 # Note this disable is only for consistent book-keeping as further interrupts
82 # will be disabled anyways even w/o this. Hardware tracks active interrupts
83 # seperately in AUX_IRQ_ACT.active and will not take new interrupts
84 # unless this one returns (or higher prio becomes pending in 2-prio scheme)
88 ; icause is banked: one per priority level
89 ; so a higher prio interrupt taken here won't clobber prev prio icause
91 mov blink, ret_from_exception
98 ;################### Non TLB Exception Handling #############################
101 ; TODO: implement this
107 ; TODO: implement this
113 ; TODO: implement this
118 ; ---------------------------------------------
119 ; Memory Error Exception Handler
120 ; - Unlike ARCompact, handles Bus errors for both User/Kernel mode,
121 ; Instruction fetch or Data access, under a single Exception Vector
122 ; ---------------------------------------------
136 SAVE_CALLEE_SAVED_USER
137 mov r2, sp ; callee_regs
139 bl do_misaligned_access
141 ; TBD: optimize - do this only if a callee reg was involved
142 ; either a dst of emulated LD/ST or src with address-writeback
143 RESTORE_CALLEE_SAVED_USER
148 ; ---------------------------------------------
149 ; Protection Violation Exception Handler
150 ; ---------------------------------------------
156 mov blink, ret_from_exception
161 ; From Linux standpoint Slow Path I/D TLB Miss is same a ProtV as they
162 ; need to call do_page_fault().
163 ; ECR in pt_regs provides whether access was R/W/X
165 .global call_do_page_fault
166 .set call_do_page_fault, EV_TLBProtV
168 ;############# Common Handlers for ARCompact and ARCv2 ##############
172 ;############# Return from Intr/Excp/Trap (ARCv2 ISA Specifics) ##############
174 ; Restore the saved sys context (common exit-path for EXCPN/IRQ/Trap)
175 ; IRQ shd definitely not happen between now and rtie
176 ; All 2 entry points to here already disable interrupts
181 # Interrpts are actually disabled from this point on, but will get
182 # reenabled after we return from interrupt/exception.
183 # But irq tracer needs to be told now...
186 ld r0, [sp, PT_status32] ; U/K mode at time of entry
187 lr r10, [AUX_IRQ_ACT]
189 bmsk r11, r10, 15 ; extract AUX_IRQ_ACT.active
190 breq r11, 0, .Lexcept_ret ; No intr active, ret from Exception
192 ;####### Return from Intr #######
197 ; bbit1.nt r0, STATUS_DE_BIT, .Lintr_ret_to_delay_slot
198 btst r0, STATUS_DE_BIT ; Z flag set if bit clear
199 bnz .Lintr_ret_to_delay_slot ; branch if STATUS_DE_BIT set
201 ; Handle special case #1: (Entry via Exception, Return via IRQ)
203 ; Exception in U mode, preempted in kernel, Intr taken (K mode), orig
204 ; task now returning to U mode (riding the Intr)
205 ; AUX_IRQ_ACTIVE won't have U bit set (since intr in K mode), hence SP
206 ; won't be switched to correct U mode value (from AUX_SP)
207 ; So force AUX_IRQ_ACT.U for such a case
209 btst r0, STATUS_U_BIT ; Z flag set if K (Z clear for U)
210 bset.nz r11, r11, AUX_IRQ_ACT_BIT_U ; NZ means U
211 sr r11, [AUX_IRQ_ACT]
216 ;####### Return from Exception / pure kernel mode #######
218 .Lexcept_ret: ; Expects r0 has PT_status32
220 debug_marker_syscall:
224 ;####### Return from Intr to insn in delay slot #######
226 ; Handle special case #2: (Entry via Exception in Delay Slot, Return via IRQ)
228 ; Intr returning to a Delay Slot (DS) insn
229 ; (since IRQ NOT allowed in DS in ARCv2, this can only happen if orig
230 ; entry was via Exception in DS which got preempted in kernel).
232 ; IRQ RTIE won't reliably restore DE bit and/or BTA, needs workaround
234 ; Solution is to drop out of interrupt context into pure kernel mode
235 ; and return from pure kernel mode which does right things for delay slot
237 .Lintr_ret_to_delay_slot:
240 ld r2, [@intr_to_DE_cnt]
242 st r2, [@intr_to_DE_cnt]
244 ; drop out of interrupt context (clear AUX_IRQ_ACT.active)
246 sr r11, [AUX_IRQ_ACT]
249 END(ret_from_exception)