1 /* SPDX-License-Identifier: GPL-2.0 */
6 * About the exception table:
8 * - insn is a 32-bit pc-relative offset from the faulting insn.
9 * - nextinsn is a 16-bit offset off of the faulting instruction
10 * (not off of the *next* instruction as branches are).
11 * - errreg is the register in which to place -EFAULT.
12 * - valreg is the final target register for the load sequence
15 * Either errreg or valreg may be $31, in which case nothing happens.
17 * The exception fixup information "just so happens" to be arranged
18 * as in a MEM format instruction. This lets us emit our three
21 * lda valreg, nextinsn(errreg)
25 struct exception_table_entry
28 union exception_fixup {
31 signed int nextinsn : 16;
32 unsigned int errreg : 5;
33 unsigned int valreg : 5;
38 /* Returns the new pc */
39 #define fixup_exception(map_reg, _fixup, pc) \
41 if ((_fixup)->fixup.bits.valreg != 31) \
42 map_reg((_fixup)->fixup.bits.valreg) = 0; \
43 if ((_fixup)->fixup.bits.errreg != 31) \
44 map_reg((_fixup)->fixup.bits.errreg) = -EFAULT; \
45 (pc) + (_fixup)->fixup.bits.nextinsn; \
48 #define ARCH_HAS_RELATIVE_EXTABLE
50 #define swap_ex_entry_fixup(a, b, tmp, delta) \
52 (a)->fixup.unit = (b)->fixup.unit; \
53 (b)->fixup.unit = (tmp).fixup.unit; \