1 # SPDX-License-Identifier: GPL-2.0
4 $id: http://devicetree.org/schemas/clock/rockchip,rk3288-cru.yaml#
5 $schema: http://devicetree.org/meta-schemas/core.yaml#
7 title: Rockchip RK3288 Clock and Reset Unit (CRU)
10 - Elaine Zhang <zhangqing@rock-chips.com>
11 - Heiko Stuebner <heiko@sntech.de>
14 The RK3288 clock controller generates and supplies clocks to various
15 controllers within the SoC and also implements a reset controller for SoC
18 A revision of this SoC is available: rk3288w. The clock tree is a bit
19 different so another dt-compatible is available. Noticed that it is only
20 setting the difference but there is no automatic revision detection. This
21 should be performed by boot loaders.
23 Each clock is assigned an identifier and client nodes can use this identifier
24 to specify the clock which they consume. All available clocks are defined as
25 preprocessor macros in the dt-bindings/clock/rk3288-cru.h headers and can be
26 used in device tree sources. Similar macros exist for the reset sources in
29 There are several clocks that are generated outside the SoC. It is expected
30 that they are defined using standard clock bindings with following
32 - "xin24m" - crystal input - required,
33 - "xin32k" - rtc clock - optional,
34 - "ext_i2s" - external I2S clock - optional,
35 - "ext_hsadc" - external HSADC clock - optional,
36 - "ext_edp_24m" - external display port clock - optional,
37 - "ext_vip" - external VIP clock - optional,
38 - "ext_isp" - external ISP clock - optional,
39 - "ext_jtag" - external JTAG clock - optional
45 - rockchip,rk3288w-cru
63 $ref: /schemas/types.yaml#/definitions/phandle
65 Phandle to the syscon managing the "general register files" (GRF),
66 if missing pll rates are not changeable, due to the missing pll
75 additionalProperties: false
79 cru: clock-controller@ff760000 {
80 compatible = "rockchip,rk3288-cru";
81 reg = <0xff760000 0x1000>;
82 rockchip,grf = <&grf>;